dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 27104 1 T1 2 T2 10 T3 20



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 23872 1 T1 2 T2 10 T3 20
auto[ADC_CTRL_FILTER_COND_OUT] 3232 1 T6 22 T13 15 T14 15



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21097 1 T1 1 T2 10 T3 20
auto[1] 6007 1 T1 1 T5 18 T6 30



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23069 1 T1 2 T2 10 T3 20
auto[1] 4035 1 T5 7 T6 26 T9 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 24 1 T257 24 - - - -
values[0] 47 1 T143 14 T171 1 T155 2
values[1] 551 1 T6 22 T14 11 T146 3
values[2] 651 1 T58 7 T47 13 T149 3
values[3] 578 1 T1 1 T39 5 T98 9
values[4] 601 1 T5 18 T14 9 T46 17
values[5] 3038 1 T1 1 T10 2 T11 19
values[6] 1009 1 T6 27 T13 15 T146 11
values[7] 698 1 T14 15 T58 9 T44 11
values[8] 635 1 T6 8 T12 11 T44 11
values[9] 1351 1 T8 1 T39 4 T47 5
minimum 17921 1 T2 10 T3 20 T4 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 749 1 T6 22 T14 11 T146 3
values[1] 535 1 T47 13 T98 9 T156 14
values[2] 642 1 T1 1 T39 5 T149 10
values[3] 2992 1 T5 18 T10 2 T11 19
values[4] 815 1 T1 1 T6 27 T13 15
values[5] 850 1 T95 22 T70 2 T156 14
values[6] 791 1 T6 8 T12 11 T14 15
values[7] 554 1 T44 11 T47 5 T185 1
values[8] 989 1 T8 1 T39 4 T52 5
values[9] 234 1 T147 12 T112 7 T31 32
minimum 17953 1 T2 10 T3 20 T4 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22880 1 T1 2 T2 10 T3 20
auto[1] 4224 1 T5 10 T6 28 T11 16



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 250 1 T14 11 T58 3 T97 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T6 12 T146 1 T149 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T98 7 T156 14 T43 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T47 13 T142 1 T40 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T1 1 T39 4 T149 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T69 13 T70 13 T195 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1647 1 T5 11 T10 2 T11 19
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T46 9 T108 1 T110 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T1 1 T6 13 T15 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T13 15 T15 19 T146 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T70 1 T156 14 T40 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T95 13 T185 1 T33 23
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T6 6 T12 1 T58 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T14 15 T46 1 T40 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T47 5 T185 1 T110 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T44 11 T112 1 T113 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T8 1 T39 3 T52 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 285 1 T147 26 T70 19 T143 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 69 1 T147 12 T18 1 T162 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 67 1 T112 1 T31 14 T151 7
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17777 1 T2 10 T3 20 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T155 10 T295 1 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T58 4 T97 10 T149 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T6 10 T146 2 T149 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T98 2 T17 3 T296 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T40 2 T112 10 T184 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T39 1 T149 9 T143 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T69 12 T70 12 T195 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1086 1 T5 7 T141 5 T52 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T46 8 T195 4 T170 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T6 14 T15 7 T98 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T15 17 T146 10 T46 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T70 1 T108 1 T195 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T95 9 T226 19 T56 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T6 2 T12 10 T229 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T46 10 T170 1 T167 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T43 2 T17 1 T31 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T112 4 T113 13 T223 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 208 1 T39 1 T52 4 T113 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 277 1 T70 17 T143 7 T40 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 27 1 T18 1 T162 2 T208 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 71 1 T112 6 T31 18 T151 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 144 1 T9 1 T41 1 T167 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T155 10 T295 11 - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T257 11 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T155 1 T297 16 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T143 1 T171 1 T273 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T14 11 T97 11 T145 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T6 12 T146 1 T149 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T58 3 T149 1 T156 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T47 13 T142 1 T40 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T1 1 T39 4 T98 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T69 13 T70 13 T195 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T5 11 T14 9 T52 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T46 9 T108 1 T110 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1651 1 T1 1 T10 2 T11 19
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T15 19 T44 1 T46 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 303 1 T6 13 T98 15 T99 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 271 1 T13 15 T146 1 T95 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T58 9 T44 11 T70 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T14 15 T46 1 T40 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T6 6 T12 1 T185 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T44 11 T223 16 T231 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 307 1 T8 1 T39 3 T47 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 403 1 T147 26 T70 19 T143 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17777 1 T2 10 T3 20 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 13 1 T257 13 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 1 1 T155 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T143 13 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T97 10 T145 1 T34 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T6 10 T146 2 T149 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T58 4 T149 2 T108 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T40 2 T184 3 T150 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T39 1 T98 2 T143 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T69 12 T70 12 T195 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T5 7 T52 16 T98 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T46 8 T195 4 T170 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1039 1 T15 7 T141 5 T96 22
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T15 17 T46 12 T145 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T6 14 T98 11 T99 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T146 10 T95 9 T170 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T70 1 T108 1 T253 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T46 10 T167 17 T184 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T6 2 T12 10 T43 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 67 1 T223 14 T231 7 T18 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T39 1 T52 4 T113 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 388 1 T70 17 T143 7 T40 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 144 1 T9 1 T41 1 T167 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T14 1 T58 5 T97 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T6 11 T146 3 T149 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T98 3 T156 1 T43 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T47 1 T142 1 T40 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T1 1 T39 3 T149 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T69 13 T70 13 T195 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1424 1 T5 8 T10 2 T11 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T46 9 T108 1 T110 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 235 1 T1 1 T6 15 T15 8
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T13 1 T15 18 T146 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 255 1 T70 2 T156 1 T40 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T95 10 T185 1 T33 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T6 3 T12 11 T58 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T14 1 T46 11 T40 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T47 1 T185 1 T110 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T44 1 T112 5 T113 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T8 1 T39 4 T52 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 324 1 T147 2 T70 18 T143 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 41 1 T147 1 T18 2 T162 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 82 1 T112 7 T31 19 T151 10
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17921 1 T2 10 T3 20 T4 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T155 11 T295 12 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T14 10 T58 2 T97 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T6 11 T113 11 T170 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 96 1 T98 6 T156 13 T17 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T47 12 T40 2 T184 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T39 2 T41 1 T167 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T69 12 T70 12 T218 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1309 1 T5 10 T11 16 T14 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T46 8 T145 12 T43 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T6 12 T15 7 T98 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T13 14 T15 18 T46 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T156 13 T239 2 T253 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T95 12 T33 21 T226 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T6 5 T58 8 T44 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T14 14 T184 10 T53 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T47 4 T43 3 T17 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T44 10 T113 2 T223 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T113 8 T41 1 T157 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 238 1 T147 24 T70 18 T144 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 55 1 T147 11 T162 4 T208 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 56 1 T31 13 T151 6 T247 19
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T155 9 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T257 14 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T155 2 T297 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T143 14 T171 1 T273 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T14 1 T97 11 T145 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T6 11 T146 3 T149 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 220 1 T58 5 T149 3 T156 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T47 1 T142 1 T40 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T1 1 T39 3 T98 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T69 13 T70 13 T195 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T5 8 T14 1 T52 17
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T46 9 T108 1 T110 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1380 1 T1 1 T10 2 T11 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T15 18 T44 1 T46 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 298 1 T6 15 T98 12 T99 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T13 1 T146 11 T95 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T58 1 T44 1 T70 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T14 1 T46 11 T40 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T6 3 T12 11 T185 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 92 1 T44 1 T223 15 T231 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 328 1 T8 1 T39 4 T47 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 459 1 T147 2 T70 18 T143 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17921 1 T2 10 T3 20 T4 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 10 1 T257 10 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T297 15 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T273 13 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T14 10 T97 10 T34 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T6 11 T113 11 T170 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T58 2 T156 13 T108 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T47 12 T40 2 T184 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T39 2 T98 6 T41 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T69 12 T70 12 T218 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T5 10 T14 8 T98 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T46 8 T159 8 T154 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1310 1 T11 16 T15 7 T59 37
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T15 18 T46 9 T145 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T6 12 T98 14 T99 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T13 14 T95 12 T33 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T58 8 T44 10 T144 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T14 14 T184 10 T53 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T6 5 T43 3 T31 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T44 10 T223 15 T18 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T47 4 T147 11 T113 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 332 1 T147 24 T70 18 T113 2



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22880 1 T1 2 T2 10 T3 20
auto[1] auto[0] 4224 1 T5 10 T6 28 T11 16

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%