dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24967 1 T1 181 T2 21 T3 1



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 21258 1 T1 181 T3 1 T5 21
auto[ADC_CTRL_FILTER_COND_OUT] 3709 1 T2 21 T6 1 T7 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19125 1 T1 181 T2 6 T6 1
auto[1] 5842 1 T2 15 T3 1 T5 21



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20985 1 T1 181 T2 8 T3 1
auto[1] 3982 1 T2 13 T11 9 T13 13



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 31 1 T245 19 T30 12 - -
values[0] 41 1 T56 5 T179 5 T270 12
values[1] 773 1 T2 15 T13 28 T57 1
values[2] 2832 1 T3 1 T5 21 T7 1
values[3] 737 1 T12 1 T57 33 T39 19
values[4] 614 1 T2 6 T6 1 T53 18
values[5] 745 1 T57 1 T159 5 T149 13
values[6] 667 1 T152 1 T69 15 T157 1
values[7] 642 1 T52 13 T156 11 T146 1
values[8] 823 1 T59 18 T222 18 T152 1
values[9] 1084 1 T7 1 T53 16 T145 39
minimum 15978 1 T1 181 T8 146 T9 18



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1021 1 T2 15 T7 1 T13 28
values[1] 2735 1 T3 1 T5 21 T11 10
values[2] 775 1 T12 1 T57 33 T39 19
values[3] 587 1 T2 6 T6 1 T53 18
values[4] 787 1 T57 1 T152 1 T69 15
values[5] 635 1 T157 1 T70 6 T148 10
values[6] 668 1 T52 13 T156 11 T146 1
values[7] 815 1 T59 18 T222 18 T152 1
values[8] 766 1 T7 1 T53 16 T145 39
values[9] 184 1 T30 12 T33 1 T165 2
minimum 15994 1 T1 181 T8 146 T9 18



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20865 1 T1 181 T2 15 T3 1
auto[1] 4102 1 T2 6 T5 18 T13 14



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T7 1 T13 15 T57 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 309 1 T2 7 T58 17 T154 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1552 1 T3 1 T5 21 T11 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T147 1 T234 8 T230 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T12 1 T50 1 T40 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T57 17 T39 10 T156 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T53 14 T159 5 T28 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T2 1 T6 1 T149 19
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T57 1 T152 1 T149 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T69 10 T224 16 T234 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T148 9 T242 10 T172 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T157 1 T70 2 T234 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T146 1 T157 1 T70 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T52 13 T156 3 T221 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T222 16 T152 1 T69 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 323 1 T59 18 T164 1 T172 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 244 1 T146 2 T41 4 T172 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T7 1 T53 8 T145 21
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 47 1 T271 5 T191 1 T206 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 73 1 T30 1 T33 1 T165 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15831 1 T1 181 T8 146 T9 18
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T13 13 T46 7 T145 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T2 8 T58 12 T154 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 903 1 T11 9 T49 22 T195 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T234 6 T230 12 T244 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T50 13 T40 20 T151 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T57 16 T39 9 T156 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T53 4 T227 12 T253 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T2 5 T149 26 T44 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T229 18 T237 7 T272 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T69 5 T234 7 T29 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T148 1 T242 17 T172 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T70 4 T235 13 T273 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T70 6 T148 15 T174 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T156 8 T199 11 T227 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 94 1 T222 2 T69 6 T158 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T172 8 T246 24 T247 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T41 1 T172 16 T151 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T53 8 T145 18 T196 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T191 11 T274 9 T275 3
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T30 11 T165 1 T168 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 163 1 T57 1 T40 1 T41 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T245 3 T30 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 10 1 T56 4 T179 1 T276 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T270 3 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T13 15 T57 1 T46 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T2 7 T58 17 T154 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1623 1 T3 1 T5 21 T7 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T69 3 T224 13 T234 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T12 1 T50 1 T40 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T57 17 T39 10 T156 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T53 14 T153 10 T151 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T2 1 T6 1 T149 18
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T57 1 T159 5 T149 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T149 1 T224 16 T234 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T152 1 T242 10 T172 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T69 10 T157 1 T70 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T146 1 T69 4 T157 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T52 13 T156 3 T221 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T222 16 T152 1 T158 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 269 1 T59 18 T41 1 T164 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 293 1 T146 2 T41 4 T43 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 358 1 T7 1 T53 8 T145 21
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15825 1 T1 181 T8 146 T9 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T245 16 T30 11 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T56 1 T179 4 T276 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T270 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T13 13 T46 7 T229 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T2 8 T58 12 T154 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 949 1 T11 9 T49 22 T145 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T69 8 T234 6 T30 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T50 13 T40 20 T246 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T57 16 T39 9 T156 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T53 4 T151 4 T227 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T2 5 T149 15 T235 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T229 18 T237 7 T253 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T149 11 T234 7 T44 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T242 17 T172 8 T99 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T69 5 T70 4 T273 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T69 6 T70 6 T148 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T156 8 T199 11 T227 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T222 2 T158 4 T151 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T246 12 T232 8 T247 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T41 1 T43 2 T203 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T53 8 T145 18 T196 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 153 1 T57 1 T40 1 T41 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T7 1 T13 14 T57 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 312 1 T2 9 T58 13 T154 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1217 1 T3 1 T5 3 T11 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T147 1 T234 7 T230 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T12 1 T50 14 T40 26
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T57 17 T39 15 T156 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T53 5 T159 1 T28 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T2 6 T6 1 T149 28
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 272 1 T57 1 T152 1 T149 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T69 6 T224 1 T234 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T148 2 T242 18 T172 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T157 1 T70 5 T234 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T146 1 T157 1 T70 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T52 1 T156 9 T221 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T222 3 T152 1 T69 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 299 1 T59 1 T164 1 T172 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T146 2 T41 4 T172 17
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T7 1 T53 9 T145 20
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T271 1 T191 12 T206 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T30 12 T33 1 T165 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15992 1 T1 181 T8 146 T9 18
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T13 14 T46 8 T145 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T2 6 T58 16 T154 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1238 1 T5 18 T59 5 T45 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T234 7 T230 12 T189 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T40 2 T153 9 T159 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T57 16 T39 4 T156 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T53 13 T159 4 T227 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T149 17 T44 3 T16 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T229 11 T237 7 T174 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T69 9 T224 15 T234 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 82 1 T148 8 T242 9 T252 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T70 1 T234 11 T235 15
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T70 2 T148 4 T174 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T52 12 T156 2 T199 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T222 15 T69 3 T223 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 278 1 T59 17 T246 27 T247 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T41 1 T151 14 T235 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T53 7 T145 19 T196 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 39 1 T271 4 T275 12 T193 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T269 23 T20 2 T277 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 2 1 T56 2 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T245 17 T30 12 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T56 3 T179 5 T276 6
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T270 10 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T13 14 T57 1 T46 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T2 9 T58 13 T154 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1273 1 T3 1 T5 3 T7 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T69 9 T224 1 T234 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T12 1 T50 14 T40 26
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T57 17 T39 15 T156 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T53 5 T153 1 T151 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T2 6 T6 1 T149 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T57 1 T159 1 T149 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T149 12 T224 1 T234 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T152 1 T242 18 T172 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T69 6 T157 1 T70 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T146 1 T69 7 T157 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T52 1 T156 9 T221 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T222 3 T152 1 T158 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 303 1 T59 1 T41 1 T164 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T146 2 T41 4 T43 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 267 1 T7 1 T53 9 T145 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15978 1 T1 181 T8 146 T9 18
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T245 2 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 5 1 T56 2 T276 3 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T270 2 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T13 14 T46 8 T70 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T2 6 T58 16 T154 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1299 1 T5 18 T59 5 T45 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T69 2 T224 12 T234 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T40 2 T159 13 T246 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T57 16 T39 4 T156 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T53 13 T153 9 T151 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T149 17 T235 15 T170 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T159 4 T229 11 T237 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T224 15 T234 6 T44 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T242 9 T252 4 T204 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T69 9 T70 1 T273 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T69 3 T70 2 T148 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T52 12 T156 2 T199 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T222 15 T223 11 T151 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T59 17 T246 16 T247 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 228 1 T41 1 T203 2 T235 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 301 1 T53 7 T145 19 T196 6



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 20865 1 T1 181 T2 15 T3 1
auto[1] auto[0] 4102 1 T2 6 T5 18 T13 14

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%