dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 25886 1 T1 3 T2 25 T3 3



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22208 1 T1 1 T2 24 T3 3
auto[ADC_CTRL_FILTER_COND_OUT] 3678 1 T1 2 T2 1 T4 14



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20228 1 T1 2 T2 1 T3 1
auto[1] 5658 1 T1 1 T2 24 T3 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22044 1 T1 3 T2 13 T3 3
auto[1] 3842 1 T2 12 T6 23 T7 24



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 13 1 T266 13 - - - -
values[0] 94 1 T1 1 T4 13 T176 1
values[1] 880 1 T2 24 T55 7 T51 20
values[2] 2789 1 T5 6 T9 21 T10 3
values[3] 578 1 T4 14 T6 11 T64 13
values[4] 636 1 T165 1 T153 10 T154 13
values[5] 641 1 T1 1 T3 1 T7 25
values[6] 781 1 T1 1 T55 14 T151 11
values[7] 624 1 T6 14 T151 14 T166 12
values[8] 692 1 T2 1 T3 1 T11 6
values[9] 1231 1 T3 1 T7 24 T51 46
minimum 16927 1 T8 20 T54 10 T11 48



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1160 1 T1 1 T2 24 T4 13
values[1] 2788 1 T4 14 T5 6 T6 11
values[2] 488 1 T165 1 T64 13 T236 19
values[3] 670 1 T1 1 T3 1 T64 13
values[4] 692 1 T7 25 T58 1 T161 1
values[5] 700 1 T1 1 T55 14 T151 11
values[6] 737 1 T2 1 T6 14 T59 14
values[7] 602 1 T3 1 T7 24 T11 6
values[8] 983 1 T3 1 T51 46 T165 1
values[9] 124 1 T237 16 T158 1 T245 26
minimum 16942 1 T8 20 T54 10 T11 48



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 21705 1 T1 3 T2 14 T3 3
auto[1] 4181 1 T2 11 T4 25 T5 5



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 311 1 T1 1 T2 12 T4 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 361 1 T55 1 T51 10 T151 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1532 1 T5 6 T6 1 T9 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T4 14 T63 7 T212 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T165 1 T64 13 T153 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T236 13 T50 7 T154 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T3 1 T64 13 T167 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T1 1 T236 13 T199 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T7 14 T161 1 T176 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T58 1 T65 13 T162 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T151 1 T166 1 T81 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T1 1 T55 1 T80 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T6 1 T59 9 T67 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T2 1 T151 1 T63 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T3 1 T7 11 T11 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T158 1 T163 13 T164 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T3 1 T51 23 T166 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 297 1 T165 1 T237 3 T79 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 55 1 T237 16 T274 1 T279 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T158 1 T245 13 T279 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16809 1 T8 20 T54 10 T11 44
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T299 1 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T2 12 T161 10 T246 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 314 1 T55 6 T51 10 T151 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 896 1 T6 10 T9 19 T160 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T63 2 T212 10 T163 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T209 12 T170 2 T27 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T236 6 T50 8 T182 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T167 9 T168 8 T163 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T236 8 T164 9 T156 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T7 11 T167 2 T246 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T65 11 T162 10 T80 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T151 10 T166 14 T81 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T55 13 T80 13 T40 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T6 13 T59 5 T67 21
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T151 13 T63 13 T166 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T7 13 T11 1 T65 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T158 14 T163 12 T38 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 238 1 T51 23 T166 2 T45 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T79 16 T49 3 T70 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T279 7 T276 8 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T245 13 T279 13 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 119 1 T11 4 T67 1 T49 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T299 13 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 9 1 T266 9 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T1 1 T4 13 T300 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 47 1 T176 1 T178 1 T265 21
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T2 12 T161 1 T70 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 271 1 T55 1 T51 10 T67 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1556 1 T5 6 T9 2 T10 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T151 1 T63 7 T240 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T6 1 T64 13 T183 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T4 14 T236 13 T50 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T165 1 T153 1 T209 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T153 1 T154 13 T164 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T3 1 T7 14 T64 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T1 1 T58 1 T236 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T151 1 T161 1 T81 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T1 1 T55 1 T65 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T6 1 T67 13 T154 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T151 1 T166 1 T80 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T3 1 T11 5 T59 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T2 1 T63 14 T244 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 332 1 T3 1 T7 11 T51 23
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 402 1 T165 1 T237 3 T79 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16808 1 T8 20 T54 10 T11 44
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 4 1 T266 4 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 32 1 T178 13 T255 7 T301 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T2 12 T161 10 T246 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T55 6 T51 10 T67 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 868 1 T9 19 T160 8 T270 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T151 4 T63 2 T240 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T6 10 T183 11 T27 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T236 6 T50 8 T163 13
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T209 12 T168 8 T170 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T153 8 T164 9 T156 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T7 11 T166 14 T167 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T236 8 T70 9 T40 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T151 10 T81 1 T178 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T55 13 T65 11 T162 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T6 13 T67 21 T231 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T151 13 T166 11 T80 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T11 1 T59 5 T238 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T63 13 T168 13 T163 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 248 1 T7 13 T51 23 T65 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T79 16 T49 3 T70 5
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 119 1 T11 4 T67 1 T49 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 224 1 T1 1 T2 13 T4 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 376 1 T55 7 T51 11 T151 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1227 1 T5 1 T6 11 T9 21
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T4 1 T63 3 T212 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T165 1 T64 1 T153 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T236 7 T50 11 T154 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T3 1 T64 1 T167 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T1 1 T236 9 T199 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T7 12 T161 1 T176 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T58 1 T65 12 T162 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T151 11 T166 15 T81 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T1 1 T55 14 T80 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T6 14 T59 6 T67 22
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T2 1 T151 14 T63 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T3 1 T7 14 T11 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T158 15 T163 13 T164 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 283 1 T3 1 T51 25 T166 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T165 1 T237 1 T79 17
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 22 1 T237 1 T274 1 T279 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T158 1 T245 14 T279 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16928 1 T8 20 T54 10 T11 48
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T299 14 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 261 1 T2 11 T4 12 T64 16
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 299 1 T51 9 T67 10 T240 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1201 1 T5 5 T250 14 T219 17
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T4 13 T63 6 T212 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 77 1 T64 12 T177 6 T179 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T236 12 T50 4 T154 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T64 12 T167 14 T168 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T236 12 T199 1 T156 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T7 13 T176 3 T167 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T65 12 T80 14 T14 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 81 1 T256 7 T261 13 T277 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T80 4 T50 3 T40 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T59 8 T67 12 T238 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T63 13 T168 10 T40 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 76 1 T7 10 T11 1 T65 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T163 12 T38 8 T36 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 234 1 T51 21 T179 4 T258 6
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T237 2 T79 11 T49 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 48 1 T237 15 T279 12 T302 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 24 1 T245 12 T279 12 - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 5 1 T266 5 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 3 1 T1 1 T4 1 T300 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 38 1 T176 1 T178 14 T265 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T2 13 T161 11 T70 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 282 1 T55 7 T51 11 T67 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1195 1 T5 1 T9 21 T10 3
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T151 5 T63 3 T240 14
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T6 11 T64 1 T183 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T4 1 T236 7 T50 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T165 1 T153 1 T209 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T153 9 T154 1 T164 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T3 1 T7 12 T64 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T1 1 T58 1 T236 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T151 11 T161 1 T81 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T1 1 T55 14 T65 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T6 14 T67 22 T154 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T151 14 T166 12 T80 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 212 1 T3 1 T11 5 T59 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T2 1 T63 14 T244 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 300 1 T3 1 T7 14 T51 25
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 313 1 T165 1 T237 1 T79 17
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16927 1 T8 20 T54 10 T11 48
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 8 1 T266 8 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T4 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T265 19 T255 10 T301 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T2 11 T303 15 T296 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 223 1 T51 9 T67 10 T212 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1229 1 T5 5 T64 16 T250 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T63 6 T240 13 T243 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T64 12 T179 4 T247 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T4 13 T236 12 T50 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T168 9 T184 11 T125 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T154 12 T156 14 T231 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T7 13 T64 12 T176 3
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T236 12 T199 1 T40 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T53 1 T256 7 T261 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T65 12 T80 14 T50 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T67 12 T154 4 T231 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 108 1 T80 4 T40 4 T182 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T11 1 T59 8 T238 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T63 13 T168 10 T163 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 280 1 T7 10 T51 21 T65 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 338 1 T237 2 T79 11 T49 1



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 21705 1 T1 3 T2 14 T3 3
auto[1] auto[0] 4181 1 T2 11 T4 25 T5 5

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%