dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26206 1 T1 18 T2 20 T3 139



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22680 1 T1 7 T2 20 T3 139
auto[ADC_CTRL_FILTER_COND_OUT] 3526 1 T1 11 T6 40 T7 10



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19957 1 T1 10 T2 20 T3 139
auto[1] 6249 1 T1 8 T5 32 T6 28



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22181 1 T1 18 T2 20 T3 139
auto[1] 4025 1 T5 29 T6 31 T7 6



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 14 1 T287 13 T288 1 - -
values[0] 51 1 T289 1 T252 13 T290 1
values[1] 842 1 T155 18 T157 28 T136 9
values[2] 666 1 T140 12 T135 1 T136 2
values[3] 686 1 T40 27 T51 27 T143 32
values[4] 628 1 T7 10 T27 1 T40 15
values[5] 595 1 T6 53 T27 1 T40 33
values[6] 636 1 T1 10 T13 1 T32 1
values[7] 789 1 T1 1 T13 1 T41 16
values[8] 3159 1 T1 7 T5 32 T6 12
values[9] 1058 1 T13 1 T14 22 T41 13
minimum 17082 1 T2 20 T3 139 T6 34



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1156 1 T155 18 T157 28 T136 11
values[1] 652 1 T140 12 T135 1 T143 32
values[2] 587 1 T7 10 T27 1 T40 27
values[3] 635 1 T6 28 T27 1 T40 48
values[4] 676 1 T6 25 T32 11 T174 9
values[5] 501 1 T1 11 T13 1 T32 1
values[6] 3273 1 T5 32 T9 1 T10 27
values[7] 736 1 T1 7 T6 12 T14 22
values[8] 708 1 T42 10 T43 2 T135 1
values[9] 195 1 T13 1 T147 2 T45 19
minimum 17087 1 T2 20 T3 139 T6 34



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22068 1 T1 3 T2 20 T3 139
auto[1] 4138 1 T1 15 T6 31 T7 2



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 299 1 T136 2 T144 13 T138 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 352 1 T155 2 T157 20 T136 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T140 1 T143 16 T238 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T135 1 T235 1 T92 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T27 1 T51 14 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T7 6 T40 15 T32 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T161 1 T44 1 T225 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T6 14 T27 1 T40 26
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 254 1 T6 14 T32 7 T174 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T149 18 T240 12 T18 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T92 11 T176 1 T233 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T1 11 T13 1 T32 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1662 1 T5 3 T9 1 T10 27
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 263 1 T42 8 T163 14 T147 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T1 7 T41 6 T143 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T6 6 T14 10 T195 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T42 10 T135 1 T33 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 256 1 T43 2 T136 13 T137 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 59 1 T147 1 T17 5 T149 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 48 1 T13 1 T45 11 T168 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16970 1 T2 20 T3 139 T6 34
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T144 5 T138 1 T235 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T155 16 T157 8 T35 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T140 11 T143 16 T238 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T235 2 T92 6 T36 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 75 1 T51 13 T138 14 T145 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T7 4 T40 12 T32 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T225 11 T205 1 T291 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T6 14 T40 22 T140 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T6 11 T32 4 T174 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T149 14 T240 9 T18 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T92 12 T176 13 T204 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T34 1 T245 10 T21 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1124 1 T5 29 T39 8 T141 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T147 16 T272 3 T19 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T41 7 T143 4 T236 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T6 6 T14 12 T195 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T33 1 T243 4 T87 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T34 1 T250 12 T35 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 45 1 T147 1 T17 1 T149 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T45 8 T168 10 T292 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 117 1 T7 2 T11 2 T32 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [maximum] * -- -- 2


Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 14 1 T287 13 T288 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 25 1 T289 1 T252 13 T24 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T290 1 T293 1 T294 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T138 1 T235 1 T265 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T155 2 T157 20 T136 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T140 1 T136 2 T238 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T135 1 T235 1 T35 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T51 14 T143 16 T138 25
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T40 15 T92 5 T36 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T27 1 T161 1 T44 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T7 6 T40 13 T140 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T6 14 T32 7 T174 7
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T6 14 T27 1 T40 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T146 1 T244 12 T177 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T1 10 T13 1 T32 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T13 1 T41 8 T134 7
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T1 1 T42 8 T163 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1707 1 T1 7 T5 3 T9 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T6 6 T147 12 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T41 6 T42 10 T135 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 348 1 T13 1 T14 10 T43 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16966 1 T2 20 T3 139 T6 34
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T24 1 T295 6 T282 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T84 2 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T138 1 T235 12 T89 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T155 16 T157 8 T92 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T140 11 T238 6 T144 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T235 2 T35 3 T164 27
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T51 13 T143 16 T138 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T40 12 T92 6 T36 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T145 8 T195 10 T225 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T7 4 T40 2 T140 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T6 11 T32 4 T174 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T6 14 T40 20 T240 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T244 13 T204 22 T248 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T34 1 T149 14 T179 38
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T41 8 T174 11 T87 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T272 3 T245 10 T21 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1088 1 T5 29 T39 8 T141 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T6 6 T147 16 T195 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T41 7 T147 1 T243 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 310 1 T14 12 T34 1 T45 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 116 1 T7 2 T11 2 T32 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 333 1 T136 1 T144 6 T138 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 307 1 T155 18 T157 9 T136 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 200 1 T140 12 T143 17 T238 7
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T135 1 T235 3 T92 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T27 1 T51 14 T137 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T7 8 T40 13 T32 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T161 1 T44 1 T225 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T6 15 T27 1 T40 24
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 233 1 T6 12 T32 10 T174 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T149 15 T240 10 T18 10
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T92 13 T176 14 T233 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T1 2 T13 1 T32 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1484 1 T5 32 T9 1 T10 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T42 1 T163 1 T147 17
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T1 1 T41 8 T143 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T6 7 T14 13 T195 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T42 1 T135 1 T33 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T43 1 T136 1 T137 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 65 1 T147 2 T17 6 T149 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 54 1 T13 1 T45 9 T168 11
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17086 1 T2 20 T3 139 T6 34
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T136 1 T144 12 T174 5
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 284 1 T157 19 T136 8 T35 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T143 15 T238 4 T138 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T92 4 T36 1 T164 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T51 13 T138 14 T195 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T7 2 T40 14 T32 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T225 10 T280 21 T291 9
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T6 13 T40 24 T237 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T6 13 T32 1 T174 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T149 17 T240 11 T18 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T92 10 T204 2 T261 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T1 9 T34 1 T245 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1302 1 T10 24 T12 31 T39 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T42 7 T163 13 T147 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T1 6 T41 5 T143 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 163 1 T6 5 T14 9 T195 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T42 9 T236 4 T296 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T43 1 T136 12 T250 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 39 1 T149 10 T262 1 T297 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T45 10 T298 14 T292 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T24 1 - - - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 2 1 T287 1 T288 1 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T289 1 T252 1 T24 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T290 1 T293 1 T294 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 280 1 T138 2 T235 13 T265 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T155 18 T157 9 T136 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T140 12 T136 1 T238 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T135 1 T235 3 T35 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T51 14 T143 17 T138 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 247 1 T40 13 T92 7 T36 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T27 1 T161 1 T44 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T7 8 T40 3 T140 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T6 12 T32 10 T174 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T6 15 T27 1 T40 21
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T146 1 T244 14 T177 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T1 1 T13 1 T32 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 240 1 T13 1 T41 9 T134 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T1 1 T42 1 T163 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1441 1 T1 1 T5 32 T9 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T6 7 T147 17 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T41 8 T42 1 T135 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 378 1 T13 1 T14 13 T43 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17082 1 T2 20 T3 139 T6 34
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 12 1 T287 12 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T252 12 T24 1 T282 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T294 6 T84 3 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T265 2 T89 8 T164 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T157 19 T136 8 T92 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T136 1 T238 4 T144 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T35 3 T164 27 T38 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T51 13 T143 15 T138 23
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T40 14 T92 4 T36 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T195 11 T225 10 T299 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T7 2 T40 12 T32 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T6 13 T32 1 T174 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 109 1 T6 13 T40 12 T240 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T244 11 T204 18 T276 18
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T1 9 T34 1 T149 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T41 7 T134 6 T174 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T42 7 T163 13 T239 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1354 1 T1 6 T10 24 T12 31
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T6 5 T147 11 T195 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T41 5 T42 9 T236 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 280 1 T14 9 T43 1 T136 12



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22068 1 T1 3 T2 20 T3 139
auto[1] auto[0] 4138 1 T1 15 T6 31 T7 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%