dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 26206 1 T1 18 T2 20 T3 139



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 22444 1 T1 7 T2 20 T3 139
auto[ADC_CTRL_FILTER_COND_OUT] 3762 1 T1 11 T6 53 T13 1



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20217 1 T1 11 T2 20 T3 139
auto[1] 5989 1 T1 7 T5 32 T6 65



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22181 1 T1 18 T2 20 T3 139
auto[1] 4025 1 T5 29 T6 31 T7 6



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 212 1 T6 12 T203 20 T195 19
values[0] 31 1 T27 1 T271 30 - -
values[1] 893 1 T1 7 T140 8 T41 16
values[2] 816 1 T161 1 T44 1 T174 22
values[3] 647 1 T140 12 T32 1 T43 2
values[4] 621 1 T13 1 T39 18 T134 14
values[5] 2929 1 T5 32 T9 1 T10 27
values[6] 779 1 T1 11 T7 10 T14 22
values[7] 635 1 T27 1 T40 27 T32 11
values[8] 818 1 T6 25 T40 33 T155 3
values[9] 743 1 T6 28 T13 1 T41 13
minimum 17082 1 T2 20 T3 139 T6 34



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1023 1 T1 7 T27 1 T140 8
values[1] 649 1 T32 1 T161 1 T44 1
values[2] 641 1 T13 1 T39 18 T140 12
values[3] 2954 1 T5 32 T9 1 T10 27
values[4] 618 1 T1 1 T40 15 T135 1
values[5] 878 1 T1 10 T7 10 T14 22
values[6] 583 1 T40 60 T135 1 T155 3
values[7] 720 1 T6 25 T137 1 T148 1
values[8] 780 1 T41 13 T51 27 T32 3
values[9] 75 1 T6 40 T13 1 T153 1
minimum 17285 1 T2 20 T3 139 T6 34



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22068 1 T1 3 T2 20 T3 139
auto[1] 4138 1 T1 15 T6 31 T7 2



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 322 1 T1 7 T140 1 T41 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T27 1 T134 7 T158 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T32 1 T161 1 T44 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T45 11 T236 9 T164 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T39 10 T43 2 T145 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T13 1 T140 1 T144 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1550 1 T5 3 T9 1 T10 27
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T157 20 T265 3 T164 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T136 13 T33 2 T238 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T1 1 T40 13 T135 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T7 6 T32 7 T235 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 330 1 T1 10 T14 10 T27 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T155 1 T163 14 T143 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T40 28 T135 1 T136 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T148 1 T87 1 T203 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T6 14 T137 1 T272 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T41 6 T32 2 T175 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T51 14 T136 9 T138 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T6 6 T13 1 T212 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T6 14 T153 1 T300 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16995 1 T2 20 T3 139 T6 34
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 80 1 T42 10 T168 11 T241 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 260 1 T140 7 T41 8 T138 14
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T164 15 T240 5 T169 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T174 11 T101 4 T245 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T45 8 T236 3 T164 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T39 8 T145 8 T186 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T140 11 T144 5 T147 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1030 1 T5 29 T141 8 T172 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T157 8 T164 2 T302 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T33 1 T238 6 T34 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 77 1 T40 2 T143 16 T34 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T7 4 T32 4 T235 19
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T14 12 T155 14 T243 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T155 2 T143 4 T138 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T40 32 T174 2 T89 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T87 11 T203 15 T204 18
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T6 11 T272 3 T150 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T41 7 T32 1 T175 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T51 13 T138 1 T235 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 7 1 T6 6 T303 1 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T6 14 T301 8 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 136 1 T7 2 T11 2 T32 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 74 1 T168 10 T241 5 T275 16



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 88 1 T6 6 T203 6 T195 14
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 46 1 T177 1 T153 1 T276 19
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 12 1 T27 1 T271 11 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 273 1 T1 7 T140 1 T41 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T42 10 T134 7 T158 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T161 1 T44 1 T174 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 262 1 T45 11 T236 9 T164 29
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T32 1 T43 2 T139 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T140 1 T144 13 T35 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T39 10 T134 14 T149 18
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T13 1 T157 20 T147 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1567 1 T5 3 T9 1 T10 27
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T135 1 T137 1 T143 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T7 6 T33 2 T235 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 311 1 T1 11 T14 10 T40 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T32 7 T163 14 T143 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T27 1 T40 15 T135 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T155 1 T138 10 T174 6
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 248 1 T6 14 T40 13 T136 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T13 1 T41 6 T32 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T6 14 T51 14 T136 9
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 16966 1 T2 20 T3 139 T6 34
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 55 1 T6 6 T203 14 T195 5
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T179 11 T318 1 T234 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T271 19 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T140 7 T41 8 T138 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T240 5 T168 10 T241 5
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T174 11 T149 8 T186 14
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T45 8 T236 3 T164 27
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T145 8 T186 9 T262 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T140 11 T144 5 T35 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T39 8 T149 14 T241 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T157 8 T147 16 T164 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1066 1 T5 29 T141 8 T172 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T143 16 T34 1 T36 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T7 4 T33 1 T235 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T14 12 T40 2 T155 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T32 4 T143 4 T235 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T40 12 T174 2 T296 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T155 2 T138 1 T87 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T6 11 T40 20 T89 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T41 7 T32 1 T175 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T6 14 T51 13 T138 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 116 1 T7 2 T11 2 T32 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 309 1 T1 1 T140 8 T41 9
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T27 1 T134 1 T158 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T32 1 T161 1 T44 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T45 9 T236 4 T164 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T39 9 T43 1 T145 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T13 1 T140 12 T144 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1378 1 T5 32 T9 1 T10 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T157 9 T265 1 T164 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T136 1 T33 3 T238 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T1 1 T40 3 T135 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T7 8 T32 10 T235 21
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 264 1 T1 1 T14 13 T27 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T155 3 T163 1 T143 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T40 34 T135 1 T136 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T148 1 T87 12 T203 16
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T6 12 T137 1 T272 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T41 8 T32 2 T175 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T51 14 T136 1 T138 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T6 7 T13 1 T212 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 29 1 T6 15 T153 1 T300 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17107 1 T2 20 T3 139 T6 34
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 87 1 T42 1 T168 11 T241 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 273 1 T1 6 T41 7 T42 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T134 6 T164 16 T240 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T174 10 T245 6 T77 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T45 10 T236 8 T164 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T39 9 T43 1 T236 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T144 12 T147 11 T35 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1202 1 T10 24 T12 31 T134 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T157 19 T265 2 T164 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T136 12 T238 4 T204 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T40 12 T143 15 T34 1
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T7 2 T32 1 T250 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 276 1 T1 9 T14 9 T99 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T163 13 T143 8 T138 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 113 1 T40 26 T136 1 T174 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T203 13 T204 16 T252 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T6 13 T99 14 T280 21
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T41 5 T32 1 T175 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T51 13 T136 8 T149 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T6 5 T212 10 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 19 1 T6 13 T301 6 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 24 1 T261 4 T319 10 T320 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 67 1 T42 9 T168 10 T275 13



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 68 1 T6 7 T203 15 T195 6
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 30 1 T177 1 T153 1 T276 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 22 1 T27 1 T271 21 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 281 1 T1 1 T140 8 T41 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T42 1 T134 1 T158 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T161 1 T44 1 T174 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 258 1 T45 9 T236 4 T164 29
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T32 1 T43 1 T139 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T140 12 T144 6 T35 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T39 9 T134 1 T149 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T13 1 T157 9 T147 17
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1417 1 T5 32 T9 1 T10 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T135 1 T137 1 T143 17
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T7 8 T33 3 T235 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T1 2 T14 13 T40 3
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T32 10 T163 1 T143 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T27 1 T40 13 T135 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T155 3 T138 2 T174 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T6 12 T40 21 T136 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T13 1 T41 8 T32 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T6 15 T51 14 T136 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 17082 1 T2 20 T3 139 T6 34
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 75 1 T6 5 T203 5 T195 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T276 18 T179 9 T318 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T271 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 229 1 T1 6 T41 7 T42 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T42 9 T134 6 T240 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T174 10 T149 10 T186 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 220 1 T45 10 T236 8 T164 27
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T43 1 T236 4 T186 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 145 1 T144 12 T35 1 T92 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T39 9 T134 13 T149 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T157 19 T147 11 T265 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1216 1 T10 24 T12 31 T159 26
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 169 1 T143 15 T34 1 T36 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T7 2 T195 11 T204 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 257 1 T1 9 T14 9 T40 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 112 1 T32 1 T163 13 T143 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T40 14 T174 6 T296 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T138 9 T174 5 T203 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T6 13 T40 12 T136 1
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T41 5 T32 1 T175 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T6 13 T51 13 T136 8



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 22068 1 T1 3 T2 20 T3 139
auto[1] auto[0] 4138 1 T1 15 T6 31 T7 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%