dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 24100 1 T1 14 T2 1 T3 17



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20492 1 T1 9 T2 1 T3 16
auto[ADC_CTRL_FILTER_COND_OUT] 3608 1 T1 5 T3 1 T6 2



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18034 1 T1 5 T3 12 T6 1
auto[1] 6066 1 T1 9 T2 1 T3 5



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20140 1 T1 12 T2 1 T3 3
auto[1] 3960 1 T1 2 T3 14 T9 22



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 16 1 T46 2 T146 1 T266 11
values[0] 81 1 T151 28 T267 16 T268 11
values[1] 807 1 T137 16 T45 18 T192 1
values[2] 680 1 T1 9 T6 1 T11 69
values[3] 593 1 T1 5 T25 15 T29 10
values[4] 574 1 T3 12 T46 12 T12 4
values[5] 2907 1 T2 1 T4 4 T6 1
values[6] 812 1 T5 1 T46 16 T132 26
values[7] 639 1 T3 4 T5 1 T41 8
values[8] 878 1 T112 1 T43 2 T22 74
values[9] 896 1 T3 1 T4 18 T6 1
minimum 15217 1 T8 20 T47 18 T48 180



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 1069 1 T43 13 T44 7 T137 16
values[1] 709 1 T1 9 T6 1 T11 69
values[2] 522 1 T1 5 T27 3 T184 16
values[3] 2831 1 T2 1 T3 12 T7 33
values[4] 653 1 T4 4 T136 28 T29 11
values[5] 790 1 T3 4 T5 1 T6 1
values[6] 761 1 T5 1 T44 10 T22 27
values[7] 752 1 T6 1 T41 19 T112 1
values[8] 586 1 T3 1 T4 2 T44 1
values[9] 210 1 T4 16 T238 1 T145 19
minimum 15217 1 T8 20 T47 18 T48 180



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 20033 1 T1 4 T2 1 T3 17
auto[1] 4067 1 T1 10 T4 19 T7 30



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 267 1 T43 4 T44 3 T137 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 293 1 T133 3 T31 1 T30 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T1 9 T6 1 T11 17
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T11 20 T137 1 T29 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 81 1 T168 1 T239 15 T269 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T1 3 T27 3 T184 16
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1552 1 T2 1 T3 1 T7 33
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T142 1 T143 11 T144 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T4 4 T141 3 T270 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T136 14 T29 11 T156 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 251 1 T3 1 T5 1 T41 8
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T6 1 T45 19 T132 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T5 1 T44 9 T22 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T152 23 T238 1 T144 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 248 1 T41 5 T43 1 T44 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T6 1 T41 14 T112 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T4 2 T44 1 T137 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T3 1 T46 1 T156 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 58 1 T4 16 T145 10 T169 9
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 45 1 T238 1 T247 5 T235 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15103 1 T8 20 T47 18 T48 180
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T43 9 T44 4 T137 15
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T133 4 T31 13 T30 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T11 20 T30 26 T33 1
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T11 12 T137 2 T158 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T239 2 T269 5 T170 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T1 2 T162 11 T229 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 954 1 T3 11 T9 22 T10 25
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T143 12 T226 10 T186 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T141 10 T270 1 T36 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T136 14 T156 12 T237 15
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T3 3 T46 3 T151 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T45 17 T132 12 T133 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T44 1 T22 16 T26 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 240 1 T152 21 T162 10 T186 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 103 1 T43 1 T44 12 T145 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T22 18 T149 14 T33 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T137 2 T133 1 T156 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T46 1 T156 2 T248 10
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T145 9 T169 9 T188 15
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 21 1 T247 4 T271 1 T272 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 114 1 T12 2 T33 7 T199 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 2 1 T146 1 T273 1 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 6 1 T46 1 T266 5 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T151 15 T267 8 T268 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 26 1 T274 9 T260 17 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 207 1 T137 1 T45 7 T192 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T133 3 T31 1 T30 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T1 9 T6 1 T11 17
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T11 20 T137 1 T29 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T25 15 T29 10 T30 23
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T1 3 T184 16 T167 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T3 1 T46 6 T12 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T27 3 T29 11 T142 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1524 1 T2 1 T4 4 T7 33
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T6 1 T45 19 T136 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T5 1 T46 13 T151 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 260 1 T132 14 T133 11 T156 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T3 1 T5 1 T41 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T167 1 T162 18 T240 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T43 1 T22 11 T25 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 312 1 T112 1 T22 29 T152 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T4 18 T41 5 T44 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T3 1 T6 1 T41 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15103 1 T8 20 T47 18 T48 180
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T273 1 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T46 1 T266 6 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T151 13 T267 8 T268 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T137 15 T45 11 T143 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T133 4 T31 13 T30 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T11 20 T43 9 T44 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T11 12 T137 2 T158 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T30 26 T275 5 T239 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T1 2 T229 14 T155 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T3 11 T46 6 T12 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T226 10 T162 11 T234 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 960 1 T9 22 T10 25 T135 6
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T45 17 T136 14 T143 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T46 3 T151 13 T234 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T132 12 T133 14 T156 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T3 3 T44 13 T149 5
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T162 10 T228 14 T88 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T43 1 T22 16 T26 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T22 18 T152 12 T149 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T137 2 T133 1 T156 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T156 2 T247 4 T248 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 114 1 T12 2 T33 7 T199 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 306 1 T43 10 T44 5 T137 16
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 299 1 T133 5 T31 14 T30 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T1 1 T6 1 T11 21
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T11 14 T137 3 T29 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T168 1 T239 3 T269 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T1 3 T27 2 T184 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1285 1 T2 1 T3 12 T7 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T142 1 T143 13 T144 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 131 1 T4 1 T141 11 T270 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T136 15 T29 1 T156 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T3 4 T5 1 T41 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T6 1 T45 18 T132 13
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T5 1 T44 2 T22 17
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 279 1 T152 23 T238 1 T144 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T41 1 T43 2 T44 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T6 1 T41 1 T112 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T4 1 T44 1 T137 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T3 1 T46 2 T156 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 95 1 T4 1 T145 10 T169 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T238 1 T247 5 T235 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15217 1 T8 20 T47 18 T48 180
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T43 3 T44 2 T45 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T133 2 T30 10 T241 6
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 203 1 T1 8 T11 16 T25 14
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T11 18 T29 10 T240 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 55 1 T239 14 T276 1 T277 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T1 2 T27 1 T184 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 1221 1 T7 30 T42 38 T46 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T143 10 T234 15 T227 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 76 1 T4 3 T141 2 T265 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T136 13 T29 10 T156 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T41 7 T46 12 T196 19
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T45 18 T132 13 T133 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T44 8 T22 10 T151 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T152 21 T162 17 T240 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T41 4 T44 11 T25 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T41 13 T22 27 T250 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T4 1 T133 12 T25 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T156 11 T258 3 T194 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 49 1 T4 15 T145 9 T169 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T247 4 T235 13 T271 6



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 3 1 T146 1 T273 2 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T46 2 T266 7 - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 34 1 T151 14 T267 9 T268 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T274 1 T260 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T137 16 T45 12 T192 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T133 5 T31 14 T30 11
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T1 1 T6 1 T11 21
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 165 1 T11 14 T137 3 T29 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T25 1 T29 1 T30 28
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 160 1 T1 3 T184 1 T167 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T3 12 T46 7 T12 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T27 2 T29 1 T142 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1285 1 T2 1 T4 1 T7 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T6 1 T45 18 T136 15
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T5 1 T46 4 T151 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 268 1 T132 13 T133 15 T156 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T3 4 T5 1 T41 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T167 1 T162 11 T240 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T43 2 T22 17 T25 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 298 1 T112 1 T22 20 T152 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T4 2 T41 1 T44 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T3 1 T6 1 T41 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 15217 1 T8 20 T47 18 T48 180
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T266 4 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 21 1 T151 14 T267 7 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 24 1 T274 8 T260 16 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T45 6 T143 12 T145 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T133 2 T30 10 T241 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T1 8 T11 16 T43 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T11 18 T29 10 T240 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T25 14 T29 9 T30 21
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T1 2 T184 15 T229 15
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T46 5 T12 1 T178 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T27 1 T29 10 T162 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 1199 1 T4 3 T7 30 T42 38
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 181 1 T45 18 T136 13 T143 10
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T46 12 T151 12 T234 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T132 13 T133 10 T156 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T41 7 T44 19 T196 19
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T162 17 T240 13 T258 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T22 10 T25 9 T145 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 265 1 T22 27 T152 10 T225 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 198 1 T4 16 T41 4 T133 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T41 13 T156 11 T258 3



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 20033 1 T1 4 T2 1 T3 17
auto[1] auto[0] 4067 1 T1 10 T4 19 T7 30

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%