dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23544 1 T1 5 T2 13 T3 2



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 18022 1 T1 3 T6 34 T7 20
auto[ADC_CTRL_FILTER_COND_OUT] 5522 1 T1 2 T2 13 T3 2



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17882 1 T1 3 T6 34 T7 20
auto[1] 5662 1 T1 2 T2 13 T3 2



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19796 1 T1 4 T2 1 T3 2
auto[1] 3748 1 T1 1 T2 12 T6 1



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 33 1 T31 17 T304 16 - -
values[0] 40 1 T102 2 T294 1 T182 12
values[1] 752 1 T14 23 T53 43 T255 11
values[2] 644 1 T54 24 T33 8 T186 16
values[3] 665 1 T192 18 T256 1 T265 15
values[4] 617 1 T12 15 T16 14 T195 1
values[5] 473 1 T11 3 T54 15 T28 14
values[6] 800 1 T52 3 T55 12 T56 12
values[7] 535 1 T12 22 T49 25 T55 1
values[8] 667 1 T53 3 T55 35 T56 18
values[9] 3400 1 T1 2 T2 13 T3 2
minimum 14918 1 T1 3 T6 34 T7 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 912 1 T14 23 T53 43 T54 24
values[1] 2765 1 T2 13 T3 2 T4 1
values[2] 840 1 T12 15 T195 1 T56 21
values[3] 450 1 T11 3 T16 14 T28 15
values[4] 711 1 T52 3 T54 15 T55 12
values[5] 617 1 T55 1 T56 12 T29 31
values[6] 555 1 T12 22 T49 25 T56 18
values[7] 796 1 T12 27 T16 13 T53 3
values[8] 818 1 T1 2 T143 13 T58 8
values[9] 161 1 T31 17 T192 21 T61 5
minimum 14919 1 T1 3 T6 34 T7 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19565 1 T1 5 T2 13 T3 2
auto[1] 3979 1 T12 32 T14 10 T49 13



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T14 11 T53 1 T179 26
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 274 1 T53 15 T54 12 T255 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T45 1 T193 4 T282 10
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1528 1 T2 1 T3 2 T4 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T12 8 T56 17 T169 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 286 1 T195 1 T192 9 T256 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T16 1 T193 1 T176 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T11 3 T28 1 T31 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T52 3 T54 8 T55 7
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T28 1 T191 10 T278 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T55 1 T56 12 T31 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T29 16 T150 1 T145 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T12 11 T49 14 T56 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T70 15 T222 1 T188 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T53 3 T55 16 T42 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T12 16 T16 1 T70 13
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T188 1 T144 1 T60 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T1 1 T143 13 T58 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T305 1 T111 1 T306 6
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 48 1 T31 8 T192 11 T61 5
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14834 1 T1 3 T6 33 T7 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T14 12 T53 11 T162 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T53 16 T54 12 T255 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T193 5 T282 7 T284 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1006 1 T2 12 T13 8 T15 26
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T12 7 T56 4 T169 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T192 9 T146 3 T254 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T16 13 T193 10 T259 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 118 1 T28 14 T31 3 T169 23
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 153 1 T54 7 T55 5 T58 12
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T28 13 T191 8 T146 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T31 3 T163 11 T96 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 92 1 T29 15 T145 11 T158 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 119 1 T12 11 T49 11 T56 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T70 11 T222 2 T188 8
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T55 19 T42 2 T192 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T12 11 T16 12 T70 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T188 7 T144 1 T60 21
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T1 1 T58 7 T272 8
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T305 1 T111 3 T306 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 48 1 T31 9 T192 10 T291 5
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 85 1 T6 1 T52 1 T60 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 1 1 T304 1 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T31 8 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T102 1 T182 3 T307 6
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T294 1 T308 10 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 209 1 T14 11 T53 1 T179 26
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 237 1 T53 15 T255 1 T150 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T45 1 T160 3 T96 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T54 12 T33 8 T186 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T193 4 T257 1 T46 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 255 1 T192 9 T256 1 T265 15
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T12 8 T16 1 T56 17
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T195 1 T28 1 T31 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T54 8 T31 4 T58 11
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T11 3 T28 1 T278 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T52 3 T55 7 T56 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T150 1 T191 10 T145 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T12 11 T49 14 T55 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 125 1 T70 15 T29 16 T222 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T53 3 T55 16 T56 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T189 11 T282 3 T277 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 300 1 T188 1 T144 1 T60 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1687 1 T1 1 T2 1 T3 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14833 1 T1 3 T6 33 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 15 1 T304 15 - - - -
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T31 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T102 1 T182 9 T307 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T308 3 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T14 12 T53 11 T162 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T53 16 T255 10 T146 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T102 5 T154 10 T258 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T54 12 T186 1 T254 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T193 5 T257 2 T284 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T192 9 T146 3 T153 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T12 7 T16 13 T56 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T28 14 T31 3 T169 23
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 102 1 T54 7 T31 3 T58 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 89 1 T28 13 T146 17 T101 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T55 5 T163 11 T98 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T191 8 T145 11 T152 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T12 11 T49 11 T42 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T70 11 T29 15 T222 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T55 19 T56 8 T192 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T189 9 T102 9 T309 14
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T188 7 T144 1 T60 21
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1186 1 T1 1 T2 12 T12 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 85 1 T6 1 T52 1 T60 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 276 1 T14 13 T53 12 T179 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T53 17 T54 13 T255 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T45 1 T193 7 T282 8
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1327 1 T2 13 T3 2 T4 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T12 8 T56 5 T169 13
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 250 1 T195 1 T192 10 T256 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T16 14 T193 11 T176 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T11 3 T28 15 T31 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 190 1 T52 1 T54 8 T55 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T28 14 T191 9 T278 2
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T55 1 T56 1 T31 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T29 16 T150 1 T145 12
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T12 12 T49 12 T56 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T70 12 T222 3 T188 9
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T53 1 T55 20 T42 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T12 12 T16 13 T70 12
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 239 1 T188 8 T144 2 T60 23
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T1 2 T143 1 T58 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 36 1 T305 2 T111 4 T306 3
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 60 1 T31 10 T192 11 T61 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14919 1 T1 3 T6 34 T7 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T14 10 T179 25 T282 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 226 1 T53 14 T54 11 T153 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 108 1 T193 2 T282 9 T160 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1207 1 T57 10 T32 13 T33 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T12 7 T56 16 T46 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 245 1 T192 8 T265 14 T146 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 63 1 T153 12 T288 15 T22 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 119 1 T31 10 T267 11 T180 17
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T52 2 T54 7 T55 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T191 9 T271 11 T265 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T56 11 T31 3 T163 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T29 15 T145 7 T158 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T12 10 T49 13 T56 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T70 14 T282 2 T307 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T53 2 T55 15 T42 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T12 15 T70 12 T189 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T60 9 T158 8 T148 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T143 12 T179 15 T61 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 29 1 T306 5 T310 10 T273 12
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T31 7 T192 10 T61 4



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 16 1 T304 16 - - - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T31 10 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 19 1 T102 2 T182 10 T307 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 5 1 T294 1 T308 4 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T14 13 T53 12 T179 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T53 17 T255 11 T150 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T45 1 T160 1 T96 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T54 13 T33 1 T186 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T193 7 T257 3 T46 4
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T192 10 T256 1 T265 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T12 8 T16 14 T56 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T195 1 T28 15 T31 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T54 8 T31 4 T58 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T11 3 T28 14 T278 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T52 1 T55 6 T56 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T150 1 T191 9 T145 12
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T12 12 T49 12 T55 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 129 1 T70 12 T29 16 T222 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T53 1 T55 20 T56 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T189 10 T282 1 T277 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 295 1 T188 8 T144 2 T60 23
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1549 1 T1 2 T2 13 T3 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14918 1 T1 3 T6 34 T7 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 7 1 T31 7 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 7 1 T182 2 T307 5 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 9 1 T308 9 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T14 10 T179 25 T282 18
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T53 14 T153 12 T311 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T160 2 T96 5 T102 4
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T54 11 T33 7 T186 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 84 1 T193 2 T46 1 T291 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T192 8 T265 14 T146 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T12 7 T56 16 T161 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T31 10 T267 11 T180 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 109 1 T54 7 T31 3 T58 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T271 11 T265 10 T146 17
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T52 2 T55 6 T56 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T191 9 T145 7 T159 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T12 10 T49 13 T149 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 98 1 T70 14 T29 15 T158 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 171 1 T53 2 T55 15 T56 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T189 10 T282 2 T102 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 232 1 T60 9 T158 8 T148 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1324 1 T12 15 T57 10 T70 12



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19565 1 T1 5 T2 13 T3 2
auto[1] auto[0] 3979 1 T12 32 T14 10 T49 13

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%