dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22360 1 T1 1 T2 19 T3 28



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 16614 1 T2 19 T4 28 T7 11
auto[ADC_CTRL_FILTER_COND_OUT] 5746 1 T1 1 T3 28 T5 20



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 16971 1 T2 19 T6 9 T7 11
auto[1] 5389 1 T1 1 T3 28 T4 28



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18666 1 T1 1 T2 19 T3 3
auto[1] 3694 1 T3 25 T4 15 T5 18



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 290 1 T48 8 T24 1 T155 2
values[0] 52 1 T288 1 T289 25 T215 16
values[1] 483 1 T6 9 T178 1 T57 4
values[2] 602 1 T12 13 T48 4 T152 1
values[3] 608 1 T4 28 T6 22 T27 10
values[4] 614 1 T8 26 T12 7 T28 27
values[5] 651 1 T8 35 T11 18 T30 11
values[6] 590 1 T27 8 T30 3 T68 2
values[7] 639 1 T26 11 T27 11 T30 5
values[8] 484 1 T29 16 T167 14 T175 15
values[9] 3406 1 T1 1 T3 28 T5 20
minimum 13941 1 T2 19 T7 11 T9 131



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 487 1 T6 9 T178 1 T57 4
values[1] 3012 1 T1 1 T3 28 T5 20
values[2] 539 1 T4 28 T12 7 T27 10
values[3] 682 1 T8 26 T28 27 T152 8
values[4] 673 1 T8 35 T11 18 T27 8
values[5] 548 1 T30 8 T68 2 T160 31
values[6] 607 1 T26 11 T27 11 T29 15
values[7] 492 1 T48 12 T29 1 T167 14
values[8] 1115 1 T11 22 T48 8 T178 1
values[9] 100 1 T41 5 T224 5 T291 4
minimum 14105 1 T2 19 T7 11 T9 131



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 18515 1 T1 1 T2 19 T3 28
auto[1] 3845 1 T4 12 T6 13 T8 26



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 90 1 T178 1 T152 1 T168 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T6 3 T57 2 T68 24
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T12 1 T48 4 T15 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1656 1 T1 1 T3 3 T5 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T4 13 T12 1 T153 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T27 1 T181 17 T261 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T28 15 T152 1 T161 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 209 1 T8 11 T160 15 T158 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T11 8 T30 1 T157 5
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T8 17 T27 1 T168 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T30 2 T164 5 T253 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T68 1 T160 17 T46 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T156 9 T100 1 T260 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T26 11 T27 1 T29 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T48 6 T29 1 T167 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T175 1 T155 21 T156 19
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 236 1 T48 8 T24 2 T29 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 397 1 T11 11 T178 1 T56 11
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 29 1 T41 5 T224 1 T291 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 39 1 T225 1 T269 13 T328 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13904 1 T2 19 T7 11 T9 131
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 32 1 T288 1 T269 11 T185 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 104 1 T168 10 T194 10 T274 11
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T6 6 T57 2 T68 20
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T12 12 T15 1 T61 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1058 1 T3 25 T5 18 T6 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T4 15 T12 6 T179 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T27 9 T223 17 T16 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T28 12 T152 7 T161 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T8 15 T160 12 T99 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T11 10 T30 10 T271 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T8 18 T27 7 T168 13
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T30 6 T164 4 T253 5
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T68 1 T160 14 T253 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T286 12 T202 14 T299 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T27 10 T160 2 T45 2
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T48 6 T167 13 T258 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 86 1 T155 20 T99 2 T260 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T154 15 T161 11 T171 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 280 1 T11 11 T56 9 T60 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 16 1 T224 4 T219 12 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T205 1 T355 11 T356 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 158 1 T48 1 T14 1 T82 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T357 11 - - - -



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 76 1 T48 8 T24 1 T161 6
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T155 1 T157 3 T275 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T289 15 T215 12 T349 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 2 1 T288 1 T294 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T178 1 T168 1 T189 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T6 3 T57 2 T68 24
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T12 1 T48 4 T152 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T158 1 T162 13 T41 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T4 13 T179 9 T251 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T6 12 T27 1 T222 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T12 1 T28 15 T153 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T8 11 T160 15 T158 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T11 8 T30 1 T157 5
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 208 1 T8 17 T168 13 T252 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T30 1 T158 1 T164 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T27 1 T68 1 T189 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 165 1 T30 1 T156 9 T100 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T26 11 T27 1 T160 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 101 1 T29 1 T167 1 T49 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T29 15 T175 15 T156 19
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 230 1 T48 6 T24 1 T29 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1829 1 T1 1 T3 3 T5 2
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13838 1 T2 19 T7 11 T9 131
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 80 1 T161 11 T171 11 T270 10
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 70 1 T155 1 T275 12 T171 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T289 10 T215 4 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 8 1 T294 8 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 111 1 T168 10 T194 10 T289 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T6 6 T57 2 T68 20
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T12 12 T15 1 T61 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T223 6 T173 1 T249 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T4 15 T179 13 T251 14
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T6 10 T27 9 T222 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 83 1 T12 6 T28 12 T152 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T8 15 T160 12 T99 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T11 10 T30 10 T271 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T8 18 T168 13 T252 2
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T30 2 T164 4 T253 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T27 7 T68 1 T160 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T30 4 T180 12 T263 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T27 10 T160 2 T45 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 105 1 T167 13 T258 4 T270 10
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T164 9 T99 2 T260 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T48 6 T154 15 T172 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1178 1 T3 25 T5 18 T10 23
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 103 1 T48 1 T14 1 T82 2



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T178 1 T152 1 T168 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T6 7 T57 3 T68 22
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T12 13 T48 1 T15 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1402 1 T1 1 T3 28 T5 20
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T4 16 T12 7 T153 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T27 10 T181 1 T261 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T28 13 T152 8 T161 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 239 1 T8 16 T160 13 T158 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T11 11 T30 11 T157 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 214 1 T8 19 T27 8 T168 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T30 8 T164 5 T253 6
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T68 2 T160 15 T46 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T156 1 T100 1 T260 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T26 1 T27 11 T29 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T48 7 T29 1 T167 14
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T175 1 T155 21 T156 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 245 1 T48 1 T24 2 T29 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 340 1 T11 12 T178 1 T56 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T41 1 T224 5 T291 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T225 1 T269 1 T328 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14007 1 T2 19 T7 11 T9 131
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T288 1 T269 1 T185 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 65 1 T41 15 T245 9 T295 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T6 2 T57 1 T68 22
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T48 3 T15 1 T284 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1312 1 T6 11 T55 15 T32 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T4 12 T179 8 T224 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T181 16 T261 6 T16 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T28 14 T161 8 T162 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T8 10 T160 14 T171 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T11 7 T157 4 T162 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T8 16 T168 12 T193 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T164 4 T253 2 T34 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 111 1 T160 16 T253 6 T210 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T156 8 T245 16 T296 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T26 10 T29 14 T175 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 79 1 T48 5 T263 11 T268 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T155 20 T156 18 T260 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T48 7 T29 9 T154 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 337 1 T11 10 T56 10 T60 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 21 1 T41 4 T219 4 T213 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 32 1 T269 12 T205 6 T358 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 55 1 T289 14 T293 15 T266 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T269 10 T357 17 - -



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 93 1 T48 1 T24 1 T161 12
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 87 1 T155 2 T157 1 T275 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 17 1 T289 11 T215 5 T349 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 10 1 T288 1 T294 9 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T178 1 T168 11 T189 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T6 7 T57 3 T68 22
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T12 13 T48 1 T152 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 136 1 T158 1 T162 1 T41 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T4 16 T179 14 T251 15
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T6 11 T27 10 T222 11
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T12 7 T28 13 T153 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T8 16 T160 13 T158 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T11 11 T30 11 T157 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T8 19 T168 14 T252 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 146 1 T30 3 T158 1 T164 5
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T27 8 T68 2 T189 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T30 5 T156 1 T100 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T26 1 T27 11 T160 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T29 1 T167 14 T49 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T29 1 T175 1 T156 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T48 7 T24 1 T29 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1540 1 T1 1 T3 28 T5 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 13941 1 T2 19 T7 11 T9 131
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 63 1 T48 7 T161 5 T41 4
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 47 1 T157 2 T275 12 T171 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 25 1 T289 14 T215 11 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 68 1 T295 1 T289 2 T297 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T6 2 T57 1 T68 22
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T48 3 T15 1 T41 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T162 12 T41 14 T259 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T4 12 T179 8 T224 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 133 1 T6 11 T222 9 T261 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T28 14 T161 8 T298 3
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T8 10 T160 14 T181 16
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T11 7 T157 4 T162 20
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T8 16 T168 12 T184 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T164 4 T253 2 T34 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T160 16 T253 6 T193 9
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T156 8 T170 11 T245 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T26 10 T45 2 T253 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 65 1 T268 15 T296 6 T299 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T29 14 T175 14 T156 18
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T48 5 T29 9 T154 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1467 1 T11 10 T55 15 T56 10



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 18515 1 T1 1 T2 19 T3 28
auto[1] auto[0] 3845 1 T4 12 T6 13 T8 26

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%