dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 22896 1 T1 15 T2 27 T3 37



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 20013 1 T1 11 T2 27 T3 37
auto[ADC_CTRL_FILTER_COND_OUT] 2883 1 T1 4 T4 12 T5 47



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17247 1 T1 11 T2 13 T4 12
auto[1] 5649 1 T1 4 T2 14 T3 37



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19020 1 T1 12 T2 27 T3 3
auto[1] 3876 1 T1 3 T3 34 T4 25



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 250 1 T23 22 T238 4 T15 1
values[0] 85 1 T150 12 T142 14 T340 1
values[1] 630 1 T35 5 T127 3 T170 12
values[2] 2817 1 T2 4 T3 37 T12 9
values[3] 565 1 T22 7 T127 3 T31 3
values[4] 711 1 T11 4 T22 15 T134 1
values[5] 706 1 T1 4 T4 12 T8 1
values[6] 672 1 T2 14 T5 13 T7 1
values[7] 534 1 T5 2 T36 18 T127 9
values[8] 632 1 T4 15 T5 32 T12 1
values[9] 967 1 T2 9 T29 2 T36 25
minimum 14327 1 T1 11 T6 125 T8 14



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 527 1 T35 5 T137 2 T127 3
values[1] 2882 1 T2 4 T3 37 T12 9
values[2] 583 1 T22 22 T127 3 T31 3
values[3] 758 1 T11 4 T134 1 T125 26
values[4] 700 1 T1 4 T4 12 T8 1
values[5] 556 1 T2 14 T5 13 T7 1
values[6] 620 1 T5 2 T12 1 T29 20
values[7] 584 1 T4 15 T5 32 T35 1
values[8] 973 1 T2 9 T23 22 T29 2
values[9] 116 1 T310 16 T259 5 T308 4
minimum 14597 1 T1 11 T6 125 T8 14



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19069 1 T1 14 T2 3 T3 37
auto[1] 3827 1 T1 1 T2 24 T5 21



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 180 1 T35 5 T137 1 T127 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T137 1 T153 1 T154 15
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1555 1 T2 4 T3 3 T22 18
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T12 1 T214 1 T132 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T22 15 T127 1 T128 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T22 7 T31 2 T130 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 187 1 T11 3 T137 1 T170 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T134 1 T125 15 T152 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T8 1 T12 1 T124 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T1 3 T4 1 T136 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T2 14 T7 1 T215 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T5 7 T8 1 T10 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T12 1 T29 10 T36 11
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T5 1 T127 1 T152 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T4 1 T35 1 T129 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 176 1 T5 16 T124 17 T232 8
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 305 1 T2 9 T23 22 T29 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T36 14 T30 1 T163 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 34 1 T191 10 T309 1 T311 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T310 8 T259 3 T308 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14298 1 T1 9 T6 125 T8 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T143 11 T224 1 T233 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T127 2 T154 13 T221 4
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 65 1 T154 4 T223 11 T310 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1101 1 T3 34 T28 9 T180 26
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T12 8 T132 5 T147 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T127 2 T129 3 T130 10
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 74 1 T31 1 T130 8 T146 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T11 1 T154 18 T97 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T125 11 T152 3 T167 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T12 2 T124 1 T125 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T1 1 T4 11 T167 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T150 7 T18 1 T224 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T5 6 T10 3 T144 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T29 10 T36 7 T30 5
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T5 1 T127 8 T152 19
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T4 14 T129 12 T151 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T5 16 T124 16 T125 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 226 1 T29 1 T125 12 T221 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 224 1 T36 11 T226 10 T145 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 20 1 T191 9 T311 11 - -
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T310 8 T259 2 T274 2
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 179 1 T1 2 T8 1 T11 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 69 1 T143 10 T224 14 T233 11



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 2 46 95.83 2


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 56 1 T23 22 T15 1 T287 5
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 79 1 T238 4 T97 10 T224 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 38 1 T150 11 T341 1 T270 12
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 3 1 T142 1 T340 1 T90 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 179 1 T35 5 T127 1 T170 12
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T153 1 T143 11 T154 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1553 1 T2 4 T3 3 T22 18
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T12 1 T137 1 T214 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T127 1 T129 1 T130 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 128 1 T22 7 T31 2 T130 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T11 3 T22 15 T137 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T134 1 T125 15 T133 24
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T8 1 T12 1 T135 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T1 3 T4 1 T136 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T2 14 T7 1 T124 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 164 1 T5 7 T8 1 T10 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T36 11 T164 1 T131 8
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T5 1 T127 1 T152 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T4 1 T12 1 T29 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T5 16 T124 17 T125 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 321 1 T2 9 T29 1 T125 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T36 14 T232 8 T30 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14235 1 T1 9 T6 125 T8 13
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T287 1 T86 13 T228 11
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 90 1 T97 17 T224 7 T240 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 31 1 T150 1 T341 4 T270 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 13 1 T142 13 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T127 2 T221 4 T212 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T143 10 T154 4 T223 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1115 1 T3 34 T28 9 T180 26
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 85 1 T12 8 T132 5 T147 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T127 2 T129 3 T130 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T31 1 T130 8 T146 6
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T11 1 T34 1 T97 1
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T125 11 T254 11 T259 14
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T12 2 T143 5 T154 18
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T1 1 T4 11 T152 3
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T124 1 T125 7 T146 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T5 6 T10 3 T144 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T36 7 T150 23 T224 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T5 1 T127 8 T152 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T4 14 T29 10 T30 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T5 16 T124 16 T125 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 263 1 T29 1 T125 12 T221 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T36 11 T226 10 T221 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 92 1 T1 2 T8 1 T11 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 188 1 T35 1 T137 1 T127 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T137 1 T153 1 T154 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1426 1 T2 1 T3 37 T22 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T12 9 T214 1 T132 6
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T22 1 T127 3 T128 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T22 1 T31 2 T130 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T11 3 T137 1 T170 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T134 1 T125 12 T152 4
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T8 1 T12 3 T124 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T1 3 T4 12 T136 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T2 1 T7 1 T215 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T5 7 T8 1 T10 4
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T12 1 T29 11 T36 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T5 2 T127 9 T152 21
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T4 15 T35 1 T129 13
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T5 17 T124 17 T232 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 278 1 T2 1 T23 1 T29 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T36 12 T30 1 T163 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 24 1 T191 10 T309 1 T311 12
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T310 9 T259 3 T308 4
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14430 1 T1 11 T6 125 T8 14
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 80 1 T143 11 T224 15 T233 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T35 4 T170 11 T154 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T154 14 T310 6 T285 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 1230 1 T2 3 T22 17 T24 22
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 72 1 T147 2 T133 4 T151 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 173 1 T22 14 T131 6 T89 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 97 1 T22 6 T31 1 T146 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 150 1 T11 1 T170 7 T154 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T125 14 T152 9 T144 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T125 12 T170 16 T143 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 137 1 T1 1 T16 1 T174 10
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T2 13 T131 7 T96 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T5 6 T144 3 T187 13
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T29 9 T36 10 T124 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T152 8 T13 1 T236 16
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T151 15 T239 9 T247 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T5 15 T124 16 T232 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 253 1 T2 8 T23 21 T125 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T36 13 T238 3 T145 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T191 9 T311 12 T342 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T310 7 T259 2 T274 4
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 47 1 T150 10 T320 11 T270 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 40 1 T143 10 T233 9 T158 10



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 35 1 T23 1 T15 1 T287 4
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 107 1 T238 1 T97 18 T224 8
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 40 1 T150 2 T341 5 T270 13
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 16 1 T142 14 T340 1 T90 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 189 1 T35 1 T127 3 T170 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T153 1 T143 11 T154 5
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1449 1 T2 1 T3 37 T22 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T12 9 T137 1 T214 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T127 3 T129 4 T130 11
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 122 1 T22 1 T31 2 T130 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T11 3 T22 1 T137 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T134 1 T125 12 T133 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T8 1 T12 3 T135 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T1 3 T4 12 T136 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T2 1 T7 1 T124 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T5 7 T8 1 T10 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T36 8 T164 1 T131 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T5 2 T127 9 T152 21
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T4 15 T12 1 T29 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 174 1 T5 17 T124 17 T125 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 320 1 T2 1 T29 2 T125 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T36 12 T232 1 T30 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14327 1 T1 11 T6 125 T8 14
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 46 1 T23 21 T287 2 T86 11
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 62 1 T238 3 T97 9 T240 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 29 1 T150 10 T270 11 T343 7
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T35 4 T170 11 T212 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T143 10 T154 14 T233 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 1219 1 T2 3 T22 17 T24 22
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 37 1 T147 2 T133 4 T217 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T89 1 T216 1 T217 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 99 1 T22 6 T31 1 T146 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T11 1 T22 14 T170 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T125 14 T133 23 T284 20
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 175 1 T170 16 T143 7 T154 16
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 162 1 T1 1 T152 9 T144 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 151 1 T2 13 T125 12 T146 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T5 6 T144 3 T187 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T36 10 T131 7 T150 21
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 104 1 T152 8 T13 1 T217 15
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T29 9 T124 4 T30 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T5 15 T124 16 T125 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T2 8 T125 9 T196 25
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T36 13 T232 7 T145 11



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19069 1 T1 14 T2 3 T3 37
auto[1] auto[0] 3827 1 T1 1 T2 24 T5 21

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%