dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23426 1 T1 3 T2 119 T3 38



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19951 1 T2 119 T4 17 T5 25
auto[ADC_CTRL_FILTER_COND_OUT] 3475 1 T1 3 T3 38 T7 56



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17433 1 T2 119 T3 21 T7 41
auto[1] 5993 1 T1 3 T3 17 T4 17



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19560 1 T1 3 T2 119 T3 38
auto[1] 3866 1 T5 23 T7 28 T9 12



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 150 1 T1 1 T11 1 T56 14
values[0] 27 1 T301 26 T302 1 - -
values[1] 597 1 T151 6 T51 12 T53 1
values[2] 622 1 T11 1 T43 6 T31 9
values[3] 774 1 T3 38 T41 17 T99 5
values[4] 732 1 T1 1 T60 17 T151 4
values[5] 793 1 T7 1 T154 22 T147 32
values[6] 790 1 T7 34 T62 6 T161 17
values[7] 560 1 T7 21 T52 8 T53 1
values[8] 3179 1 T4 17 T5 25 T6 20
values[9] 976 1 T1 1 T62 22 T159 22
minimum 14226 1 T2 119 T7 19 T60 28



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 566 1 T11 1 T151 6 T51 12
values[1] 574 1 T43 6 T31 9 T39 2
values[2] 831 1 T1 1 T3 38 T60 17
values[3] 710 1 T147 15 T152 14 T52 17
values[4] 896 1 T7 1 T154 22 T147 32
values[5] 676 1 T7 34 T62 6 T161 17
values[6] 2917 1 T4 17 T5 25 T6 20
values[7] 864 1 T1 1 T11 1 T127 1
values[8] 804 1 T62 22 T159 22 T147 27
values[9] 148 1 T1 1 T11 1 T56 14
minimum 14440 1 T2 119 T7 19 T60 28



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19027 1 T1 3 T2 119 T3 2
auto[1] 4399 1 T3 36 T4 15 T6 18



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2


Uncovered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [values[9]] [auto[ADC_CTRL_FILTER_COND_IN]] 0 1 1


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T11 1 T151 6 T31 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T51 12 T53 1 T252 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T149 1 T30 14 T211 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T43 5 T31 6 T39 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T40 2 T41 9 T99 4
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 281 1 T1 1 T3 38 T60 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T152 12 T39 9 T201 8
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T147 8 T52 8 T55 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 288 1 T161 1 T57 7 T34 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 218 1 T7 1 T154 13 T147 14
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 257 1 T161 1 T52 3 T35 16
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 187 1 T7 18 T62 3 T66 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1657 1 T4 17 T5 2 T6 20
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T7 10 T149 1 T150 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 258 1 T127 1 T151 9 T51 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T1 1 T11 1 T57 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 210 1 T62 14 T152 16 T55 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 249 1 T159 22 T147 13 T52 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 32 1 T56 14 T296 7 T289 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 66 1 T1 1 T11 1 T303 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14212 1 T2 119 T7 18 T60 28
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 59 1 T109 17 T176 14 T279 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 93 1 T31 3 T254 10 T229 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 138 1 T253 1 T231 2 T282 4
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T149 4 T30 13 T229 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T43 1 T31 3 T39 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 136 1 T41 8 T99 1 T234 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 200 1 T60 8 T245 9 T233 12
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T152 2 T39 10 T201 4
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T147 7 T52 9 T55 31
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T161 2 T234 4 T243 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T154 9 T147 18 T233 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 138 1 T161 16 T52 5 T41 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 94 1 T7 16 T62 3 T228 1
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1025 1 T5 23 T9 12 T64 29
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 115 1 T7 11 T149 9 T23 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 223 1 T153 14 T201 4 T164 6
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T41 8 T92 8 T243 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T62 8 T152 8 T162 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T147 14 T52 9 T155 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T303 11 T301 4 T251 6
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 142 1 T7 1 T43 2 T31 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 27 1 T109 2 T176 4 T279 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_max_v_cond_xp

Element holes
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 54 1 T56 14 T291 10 T168 3
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T1 1 T11 1 T239 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 15 1 T301 14 T302 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 148 1 T151 6 T31 1 T102 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T51 12 T53 1 T252 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T11 1 T149 1 T30 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T43 5 T31 6 T39 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T41 9 T99 4 T234 17
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T3 38 T245 2 T233 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 167 1 T152 12 T39 9 T40 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 228 1 T1 1 T60 9 T151 4
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 221 1 T161 1 T57 7 T34 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 222 1 T7 1 T154 13 T147 14
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 326 1 T161 1 T41 18 T150 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T7 18 T62 3 T66 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T52 3 T53 1 T35 16
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 130 1 T7 10 T149 1 T150 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1735 1 T4 17 T5 2 T6 20
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T11 1 T57 10 T246 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T62 14 T152 16 T55 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 312 1 T1 1 T159 22 T147 13
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14137 1 T2 119 T7 18 T60 28
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 28 1 T168 2 T262 12 T304 14
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 15 1 T239 1 T301 4 T251 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 12 1 T301 12 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T31 3 T189 4 T254 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T109 2 T253 1 T231 2
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T149 4 T30 13 T189 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 120 1 T43 1 T31 3 T39 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 132 1 T41 8 T99 1 T234 6
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T245 13 T233 12 T158 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 107 1 T152 2 T39 10 T179 11
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 230 1 T60 8 T147 7 T52 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 168 1 T161 2 T201 4 T234 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T154 9 T147 18 T92 4
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T161 16 T41 11 T29 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 114 1 T7 16 T62 3 T228 1
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T52 5 T114 7 T45 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 95 1 T7 11 T149 9 T23 4
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1111 1 T5 23 T9 12 T64 29
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T173 9 T243 2 T230 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T62 8 T152 8 T162 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 318 1 T147 14 T52 9 T41 8
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 89 1 T7 1 T43 2 T31 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T11 1 T151 1 T31 4
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T51 1 T53 1 T252 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T149 5 T30 14 T211 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 150 1 T43 4 T31 4 T39 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T40 2 T41 9 T99 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 235 1 T1 1 T3 2 T60 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 130 1 T152 3 T39 11 T201 5
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 254 1 T147 8 T52 10 T55 33
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T161 3 T57 1 T34 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 217 1 T7 1 T154 10 T147 19
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T161 17 T52 6 T35 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 126 1 T7 17 T62 4 T66 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1386 1 T4 2 T5 25 T6 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T7 12 T149 10 T150 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 266 1 T127 1 T151 1 T51 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 231 1 T1 1 T11 1 T57 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 160 1 T62 9 T152 9 T55 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 270 1 T159 1 T147 15 T52 10
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 4 1 T56 1 T296 1 T289 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 61 1 T1 1 T11 1 T303 12
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14293 1 T2 119 T7 19 T60 28
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 36 1 T109 3 T176 5 T279 6
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 98 1 T151 5 T229 12 T253 16
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T51 11 T296 7 T176 15
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 144 1 T30 13 T229 10 T278 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T43 2 T31 5 T111 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T41 8 T99 3 T234 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T3 36 T60 8 T151 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 172 1 T152 11 T39 8 T201 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T147 7 T52 7 T24 9
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 247 1 T57 6 T234 8 T157 23
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T154 12 T147 13 T51 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 218 1 T52 2 T35 15 T41 17
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 155 1 T7 17 T62 2 T156 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1296 1 T4 15 T6 18 T10 16
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T7 9 T23 2 T179 7
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 215 1 T151 8 T153 16 T30 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T57 9 T41 8 T92 17
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T62 13 T152 15 T162 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T159 21 T147 12 T52 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 28 1 T56 13 T296 6 T248 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 55 1 T301 9 T286 12 T251 16
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 61 1 T189 6 T148 1 T284 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 50 1 T109 16 T176 13 T279 2



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 5 43 89.58 5


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 35 1 T56 1 T291 1 T168 3
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 25 1 T1 1 T11 1 T239 2
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 14 1 T301 13 T302 1 - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T151 1 T31 4 T102 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T51 1 T53 1 T252 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 186 1 T11 1 T149 5 T30 14
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T43 4 T31 4 T39 2
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T41 9 T99 2 T234 7
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T3 2 T245 15 T233 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T152 3 T39 11 T40 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 275 1 T1 1 T60 9 T151 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T161 3 T57 1 T34 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T7 1 T154 10 T147 19
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T161 17 T41 12 T150 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T7 17 T62 4 T66 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T52 6 T53 1 T35 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 123 1 T7 12 T149 10 T150 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1469 1 T4 2 T5 25 T6 2
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 206 1 T11 1 T57 1 T246 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T62 9 T152 9 T55 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 371 1 T1 1 T159 1 T147 15
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14226 1 T2 119 T7 19 T60 28
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 47 1 T56 13 T291 9 T168 2
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T301 9 T286 12 T251 16
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 13 1 T301 13 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T151 5 T189 6 T253 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T51 11 T109 16 T296 7
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T30 13 T189 14 T229 22
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T43 2 T31 5 T111 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 201 1 T41 8 T99 3 T234 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T3 36 T244 12 T236 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 140 1 T152 11 T39 8 T173 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 183 1 T60 8 T151 3 T147 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 184 1 T57 6 T156 9 T201 7
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 188 1 T154 12 T147 13 T51 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 279 1 T41 17 T29 11 T157 23
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T7 17 T62 2 T156 11
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T52 2 T35 15 T114 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T7 9 T23 2 T179 7
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1377 1 T4 15 T6 18 T10 16
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T57 9 T246 4 T243 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 177 1 T62 13 T152 15 T162 9
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T159 21 T147 12 T52 7



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19027 1 T1 3 T2 119 T3 2
auto[1] auto[0] 4399 1 T3 36 T4 15 T6 18

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%