dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23090 1 T1 30 T2 3 T3 74



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 19736 1 T1 30 T2 1 T3 56
auto[ADC_CTRL_FILTER_COND_OUT] 3354 1 T2 2 T3 18 T5 10



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17266 1 T2 3 T3 74 T6 20
auto[1] 5824 1 T1 30 T5 10 T8 11



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19242 1 T1 30 T2 3 T3 56
auto[1] 3848 1 T3 18 T7 3 T8 10



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 259 1 T11 7 T122 12 T134 1
values[0] 17 1 T14 1 T307 16 - -
values[1] 515 1 T12 1 T14 1 T15 15
values[2] 607 1 T15 12 T30 1 T115 23
values[3] 676 1 T2 2 T3 18 T117 13
values[4] 718 1 T117 18 T54 17 T55 2
values[5] 572 1 T135 1 T150 14 T36 1
values[6] 761 1 T12 2 T15 3 T38 22
values[7] 670 1 T13 2 T30 1 T115 10
values[8] 2919 1 T1 30 T7 3 T8 11
values[9] 978 1 T3 21 T5 10 T14 1
minimum 14398 1 T2 1 T3 35 T6 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 554 1 T12 1 T14 2 T25 3
values[1] 664 1 T30 1 T115 23 T125 18
values[2] 628 1 T2 2 T3 18 T15 12
values[3] 749 1 T117 18 T54 17 T158 23
values[4] 552 1 T12 1 T15 3 T54 2
values[5] 754 1 T12 1 T38 22 T123 25
values[6] 2885 1 T1 30 T7 3 T8 11
values[7] 700 1 T148 1 T38 37 T170 12
values[8] 902 1 T3 21 T5 10 T11 7
values[9] 167 1 T122 12 T134 2 T138 19
minimum 14535 1 T2 1 T3 35 T6 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19106 1 T1 3 T2 3 T3 55
auto[1] 3984 1 T1 27 T3 19 T5 9



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T32 2 T55 1 T171 5
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T12 1 T14 2 T25 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T138 1 T172 1 T208 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 244 1 T30 1 T115 12 T125 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 135 1 T55 1 T121 1 T205 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 180 1 T2 2 T3 10 T15 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T117 18 T259 1 T200 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 251 1 T54 15 T158 12 T150 6
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T15 1 T135 1 T121 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T12 1 T54 1 T36 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 241 1 T12 1 T38 1 T123 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T38 11 T158 15 T18 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1623 1 T1 30 T8 1 T28 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T7 2 T13 3 T115 6
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T170 1 T129 1 T120 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T148 1 T38 20 T130 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 262 1 T3 11 T14 1 T25 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 233 1 T5 10 T11 7 T150 8
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 72 1 T122 1 T134 1 T138 13
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 34 1 T134 1 T223 4 T211 16
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14294 1 T2 1 T3 35 T6 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 66 1 T15 1 T37 14 T139 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T32 1 T55 1 T171 2
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 87 1 T27 6 T247 6 T202 10
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T138 1 T172 1 T208 3
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 204 1 T115 11 T125 8 T55 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T55 1 T121 2 T205 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T3 8 T15 11 T128 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T198 4 T31 15 T221 7
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 193 1 T54 2 T158 11 T150 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T15 2 T121 11 T214 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T54 1 T172 7 T243 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T38 6 T123 12 T198 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 112 1 T38 4 T158 15 T203 7
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 990 1 T8 10 T28 9 T145 8
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T7 1 T115 4 T123 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 169 1 T170 11 T129 12 T205 4
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T38 17 T166 1 T218 14
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T3 10 T25 1 T122 21
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T150 18 T199 6 T182 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 44 1 T122 11 T138 6 T210 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 17 1 T211 15 T308 2 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 133 1 T7 2 T25 3 T33 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T15 14 T276 10 T289 2



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 93 1 T122 1 T134 1 T45 16
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 53 1 T11 7 T182 1 T237 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T307 8 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T14 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 115 1 T32 2 T55 1 T171 5
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T12 1 T14 1 T15 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T246 1 T132 1 T138 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T15 1 T30 1 T115 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 120 1 T121 1 T177 3 T241 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 234 1 T2 2 T3 10 T117 13
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 205 1 T117 18 T55 1 T205 10
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 205 1 T54 15 T158 12 T133 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 125 1 T135 1 T133 1 T153 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T150 6 T36 1 T172 3
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 194 1 T12 1 T15 1 T38 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 236 1 T12 1 T38 11 T54 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 265 1 T30 1 T124 1 T34 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 110 1 T13 2 T115 6 T123 14
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1577 1 T1 30 T8 1 T28 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T7 2 T13 1 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 270 1 T3 11 T14 1 T25 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 261 1 T5 10 T134 1 T150 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14280 1 T2 1 T3 35 T6 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 72 1 T122 11 T45 11 T138 6
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 41 1 T182 11 T222 9 T220 10
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 8 1 T307 8 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T32 1 T55 1 T171 2
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 101 1 T15 14 T27 6 T247 6
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T246 14 T132 7 T138 1
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T15 11 T115 11 T125 8
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T121 2 T241 2 T228 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 194 1 T3 8 T128 11 T56 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T55 1 T205 11 T198 4
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T54 2 T158 11 T133 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 86 1 T214 10 T21 1 T87 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T150 8 T172 7 T258 18
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 199 1 T15 2 T38 6 T123 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 132 1 T38 4 T54 1 T158 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T124 11 T171 10 T199 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 141 1 T115 4 T123 10 T126 9
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 994 1 T8 10 T28 9 T145 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T7 1 T38 17 T54 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T3 10 T25 1 T122 21
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T150 18 T199 6 T152 1
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 118 1 T7 2 T25 3 T33 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 193 1 T32 2 T55 2 T171 3
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T12 1 T14 2 T25 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 110 1 T138 2 T172 2 T208 4
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 252 1 T30 1 T115 12 T125 9
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 181 1 T55 2 T121 3 T205 12
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 201 1 T2 2 T3 9 T15 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 176 1 T117 1 T259 1 T200 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T54 3 T158 12 T150 9
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 137 1 T15 3 T135 1 T121 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T12 1 T54 2 T36 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 243 1 T12 1 T38 7 T123 13
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 146 1 T38 5 T158 16 T18 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1338 1 T1 3 T8 11 T28 10
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 179 1 T7 2 T13 3 T115 5
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T170 12 T129 13 T120 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T148 1 T38 18 T130 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T3 11 T14 1 T25 4
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 272 1 T5 1 T11 1 T150 19
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T122 12 T134 1 T138 7
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 23 1 T134 1 T223 1 T211 16
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14416 1 T2 1 T3 35 T6 20
auto[0] minimum auto[ADC_CTRL_FILTER_COND_OUT] 56 1 T15 15 T37 1 T139 1
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T32 1 T171 4 T233 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 121 1 T25 1 T151 8 T202 11
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 106 1 T208 10 T216 7 T289 16
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T115 11 T125 9 T55 13
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 99 1 T205 9 T177 1 T296 3
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 147 1 T3 9 T117 11 T56 16
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 129 1 T117 17 T31 7 T218 3
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 215 1 T54 14 T158 11 T150 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T232 16 T214 7 T210 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 124 1 T172 2 T142 5 T249 9
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 197 1 T123 12 T151 15 T218 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 168 1 T38 10 T158 14 T208 14
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 1275 1 T1 27 T206 12 T207 19
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 93 1 T7 1 T115 5 T123 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 128 1 T120 10 T172 11 T201 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T38 19 T130 9 T151 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T3 10 T25 1 T39 5
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T5 9 T11 6 T150 7
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 60 1 T138 12 T233 8 T255 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 28 1 T223 3 T211 15 T209 10
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T309 4 T307 7 - -
auto[1] minimum auto[ADC_CTRL_FILTER_COND_OUT] 52 1 T37 13 T276 9 T289 2



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [values[0]] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 89 1 T122 12 T134 1 T45 12
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 51 1 T11 1 T182 12 T237 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 9 1 T307 9 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T14 1 - - - -
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 133 1 T32 2 T55 2 T171 3
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 139 1 T12 1 T14 1 T15 15
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 139 1 T246 15 T132 8 T138 2
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 225 1 T15 12 T30 1 T115 12
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T121 3 T177 2 T241 3
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 229 1 T2 2 T3 9 T117 2
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 222 1 T117 1 T55 2 T205 12
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 159 1 T54 3 T158 12 T133 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T135 1 T133 1 T153 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 221 1 T150 9 T36 1 T172 8
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 237 1 T12 1 T15 3 T38 7
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T12 1 T38 5 T54 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T30 1 T124 12 T34 4
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T13 2 T115 5 T123 11
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1326 1 T1 3 T8 11 T28 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 170 1 T7 2 T13 1 T148 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T3 11 T14 1 T25 4
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 302 1 T5 1 T134 1 T150 19
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14398 1 T2 1 T3 35 T6 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 76 1 T45 15 T138 12 T210 9
auto[1] maximum auto[ADC_CTRL_FILTER_COND_OUT] 43 1 T11 6 T223 3 T222 7
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 7 1 T307 7 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T32 1 T171 4 T233 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 151 1 T25 1 T37 13 T202 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T208 10 T216 7 T289 16
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 143 1 T115 11 T125 9 T55 13
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T177 1 T296 3 T214 15
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 199 1 T3 9 T117 11 T56 16
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 164 1 T117 17 T205 9 T31 7
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T54 14 T158 11 T133 12
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 97 1 T214 7 T161 2 T281 19
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T150 5 T172 2 T258 21
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 156 1 T123 12 T232 16 T218 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 198 1 T38 10 T158 14 T208 14
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 217 1 T151 15 T171 10 T255 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 84 1 T115 5 T123 13 T126 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 1245 1 T1 27 T206 12 T207 19
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T7 1 T38 19 T54 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 219 1 T3 10 T25 1 T39 5
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T5 9 T150 7 T231 1



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19106 1 T1 3 T2 3 T3 55
auto[1] auto[0] 3984 1 T1 27 T3 19 T5 9

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%