dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable clk_gate_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 1 1 50.00


Automatically Generated Bins for clk_gate_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
[auto[1]] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 23090 1 T1 30 T2 3 T3 74



Summary for Variable cond_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cond_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[ADC_CTRL_FILTER_COND_IN] 17476 1 T2 3 T3 56 T5 10
auto[ADC_CTRL_FILTER_COND_OUT] 5614 1 T1 30 T3 18 T7 3



Summary for Variable en_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for en_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 17248 1 T2 1 T3 56 T6 20
auto[1] 5842 1 T1 30 T2 2 T3 18



Summary for Variable interrupt_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for interrupt_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19242 1 T1 30 T2 3 T3 56
auto[1] 3848 1 T3 18 T7 3 T8 10



Summary for Variable max_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 0 12 100.00


User Defined Bins for max_v_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
maximum 35 1 T121 12 T277 1 T278 22
values[0] 75 1 T249 20 T87 9 T279 1
values[1] 547 1 T13 2 T14 1 T25 5
values[2] 711 1 T25 3 T147 1 T128 10
values[3] 514 1 T11 7 T12 1 T14 1
values[4] 658 1 T16 1 T115 23 T134 1
values[5] 759 1 T3 21 T37 14 T117 3
values[6] 723 1 T3 18 T30 1 T122 25
values[7] 445 1 T13 1 T15 3 T27 7
values[8] 711 1 T5 10 T7 3 T39 12
values[9] 3514 1 T1 30 T2 2 T8 11
minimum 14398 1 T2 1 T3 35 T6 20



Summary for Variable min_v_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 12 1 11 91.67


User Defined Bins for min_v_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
maximum 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0] 849 1 T13 2 T14 1 T25 8
values[1] 2868 1 T1 30 T8 11 T11 7
values[2] 507 1 T30 1 T128 10 T32 3
values[3] 755 1 T3 21 T16 1 T115 23
values[4] 678 1 T30 1 T37 14 T148 1
values[5] 687 1 T3 18 T13 1 T122 25
values[6] 549 1 T15 3 T27 7 T39 12
values[7] 680 1 T7 3 T15 12 T55 4
values[8] 892 1 T5 10 T12 2 T15 15
values[9] 227 1 T2 2 T14 1 T122 10
minimum 14398 1 T2 1 T3 35 T6 20



Summary for Variable wakeup_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for wakeup_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 19106 1 T1 3 T2 3 T3 55
auto[1] 3984 1 T1 27 T3 19 T5 9



Summary for Cross intr_min_v_cond_xp

Samples crossed: interrupt_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 6 42 87.50 6


Automatically Generated Cross Bins for intr_min_v_cond_xp

Element holes
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
* [maximum] * -- -- 4
* [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] -- -- 2


Covered bins
interrupt_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 246 1 T13 2 T25 7 T120 11
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 259 1 T14 1 T54 15 T150 6
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 162 1 T14 1 T147 1 T123 14
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1591 1 T1 30 T8 1 T11 7
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 142 1 T128 1 T32 2 T199 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T30 1 T34 4 T130 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 227 1 T3 11 T16 1 T125 10
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 173 1 T115 12 T134 1 T33 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 213 1 T37 14 T148 1 T117 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 171 1 T30 1 T38 20 T128 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 191 1 T38 11 T117 18 T151 9
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 182 1 T3 10 T13 1 T122 2
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T27 1 T129 15 T151 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 207 1 T15 1 T39 6 T117 10
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T15 1 T55 1 T158 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 213 1 T7 2 T55 1 T171 5
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 252 1 T5 10 T12 1 T15 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 197 1 T12 1 T38 1 T118 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 76 1 T2 2 T56 17 T142 14
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 42 1 T14 1 T122 1 T54 3
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14280 1 T2 1 T3 35 T6 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 141 1 T25 1 T172 7 T218 8
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 203 1 T54 2 T150 8 T126 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 127 1 T123 10 T45 11 T208 12
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 988 1 T8 10 T28 9 T145 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 123 1 T128 9 T32 1 T199 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 64 1 T199 2 T121 2 T231 1
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 170 1 T3 10 T125 8 T158 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 185 1 T115 11 T170 11 T265 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 163 1 T56 4 T136 5 T246 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 131 1 T38 17 T128 11 T217 11
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T38 4 T182 11 T229 20
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 190 1 T3 8 T122 23 T123 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 74 1 T27 6 T129 10 T199 6
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T15 2 T39 6 T56 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 161 1 T15 11 T55 1 T158 15
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 157 1 T7 1 T55 1 T171 2
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 216 1 T15 14 T115 4 T55 12
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 227 1 T38 6 T132 7 T247 6
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 30 1 T56 16 T278 12 T280 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 79 1 T122 9 T54 7 T238 11
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 118 1 T7 2 T25 3 T33 1



Summary for Cross intr_max_v_cond_xp

Samples crossed: interrupt_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 3 45 93.75 3


Automatically Generated Cross Bins for intr_max_v_cond_xp

Uncovered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
interrupt_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 11 1 T121 1 T278 10 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T277 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 42 1 T249 10 T87 1 T281 20
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 14 1 T279 1 T282 11 T283 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 152 1 T13 2 T25 4 T233 13
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 156 1 T14 1 T54 15 T150 8
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 182 1 T25 3 T147 1 T128 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 210 1 T54 1 T135 1 T150 6
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 124 1 T14 1 T32 2 T136 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 184 1 T11 7 T12 1 T30 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T16 1 T158 12 T199 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 195 1 T115 12 T134 1 T33 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 249 1 T3 11 T37 14 T117 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T128 1 T170 1 T151 16
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 211 1 T148 1 T117 18 T151 9
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 189 1 T3 10 T30 1 T122 2
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 87 1 T27 1 T38 11 T129 15
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 186 1 T13 1 T15 1 T117 10
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 147 1 T5 10 T158 15 T151 9
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 253 1 T7 2 T39 6 T198 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 349 1 T2 2 T12 1 T15 2
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1691 1 T1 30 T8 1 T12 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14280 1 T2 1 T3 35 T6 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 23 1 T121 11 T278 12 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 18 1 T249 10 T87 8 - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T283 1 - - - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 91 1 T25 1 T267 3 T284 9
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 148 1 T54 2 T150 18 T126 9
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T128 9 T123 10 T45 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 161 1 T54 1 T150 8 T258 18
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 89 1 T32 1 T136 12 T203 2
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 117 1 T171 10 T199 2 T119 2
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 114 1 T158 11 T199 15 T152 10
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 154 1 T115 11 T172 1 T265 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 242 1 T3 10 T125 8 T56 4
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 134 1 T128 11 T170 11 T217 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 121 1 T229 20 T221 7 T222 9
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 202 1 T3 8 T122 23 T38 17
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 56 1 T27 6 T38 4 T129 10
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 116 1 T15 2 T123 12 T56 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T158 15 T199 6 T242 11
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T7 1 T39 6 T198 4
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 283 1 T15 25 T115 4 T55 13
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1191 1 T8 10 T28 9 T122 9
auto[1] minimum auto[ADC_CTRL_FILTER_COND_IN] 118 1 T7 2 T25 3 T33 1



Summary for Cross wakeup_min_v_cond_xp

Samples crossed: wakeup_cp min_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 7 41 85.42 7


Automatically Generated Cross Bins for wakeup_min_v_cond_xp

Element holes
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [maximum] * -- -- 2
[auto[1]] [maximum] * -- -- 2
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmin_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 185 1 T13 2 T25 6 T120 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 246 1 T14 1 T54 3 T150 9
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 155 1 T14 1 T147 1 T123 11
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1324 1 T1 3 T8 11 T11 1
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 149 1 T128 10 T32 2 T199 16
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 100 1 T30 1 T34 4 T130 1
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 214 1 T3 11 T16 1 T125 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T115 12 T134 1 T33 3
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T37 1 T148 1 T117 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 167 1 T30 1 T38 18 T128 12
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 157 1 T38 5 T117 1 T151 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 232 1 T3 9 T13 1 T122 25
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 92 1 T27 7 T129 11 T151 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 212 1 T15 3 T39 7 T117 1
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 192 1 T15 12 T55 2 T158 16
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 192 1 T7 2 T55 2 T171 3
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 264 1 T5 1 T12 1 T15 15
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 280 1 T12 1 T38 7 T118 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 41 1 T2 2 T56 17 T142 1
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 88 1 T14 1 T122 10 T54 8
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14398 1 T2 1 T3 35 T6 20
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 202 1 T25 2 T120 10 T233 12
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 216 1 T54 14 T150 5 T126 8
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 134 1 T123 13 T45 15 T208 13
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 1255 1 T1 27 T11 6 T206 12
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 116 1 T32 1 T138 14 T202 11
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T130 9 T231 1 T203 5
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 183 1 T3 10 T125 9 T158 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 142 1 T115 11 T151 15 T142 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 174 1 T37 13 T117 2 T56 8
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 135 1 T38 19 T217 9 T233 21
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 158 1 T38 10 T117 17 T151 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 140 1 T3 9 T123 12 T154 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 73 1 T129 14 T151 8 T138 12
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 172 1 T39 5 T117 9 T56 3
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 118 1 T158 14 T242 10 T160 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 178 1 T7 1 T171 4 T177 1
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 204 1 T5 9 T115 5 T55 13
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 144 1 T160 15 T285 6 T161 2
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 65 1 T56 16 T142 13 T167 11
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 33 1 T54 2 T212 13 T261 7



Summary for Cross wakeup_max_v_cond_xp

Samples crossed: wakeup_cp max_v_cp cond_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 48 4 44 91.67 4


Automatically Generated Cross Bins for wakeup_max_v_cond_xp

Element holes
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[1]] [minimum] * -- -- 2


Uncovered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [minimum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1
[auto[1]] [maximum] [auto[ADC_CTRL_FILTER_COND_OUT]] 0 1 1


Covered bins
wakeup_cpmax_v_cpcond_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] maximum auto[ADC_CTRL_FILTER_COND_IN] 25 1 T121 12 T278 13 - -
auto[0] maximum auto[ADC_CTRL_FILTER_COND_OUT] 1 1 T277 1 - - - -
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_IN] 23 1 T249 11 T87 9 T281 1
auto[0] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 4 1 T279 1 T282 1 T283 2
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_IN] 117 1 T13 2 T25 4 T233 1
auto[0] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 177 1 T14 1 T54 3 T150 19
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T25 2 T147 1 T128 10
auto[0] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 196 1 T54 2 T135 1 T150 9
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_IN] 113 1 T14 1 T32 2 T136 13
auto[0] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T11 1 T12 1 T30 1
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_IN] 143 1 T16 1 T158 12 T199 16
auto[0] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 191 1 T115 12 T134 1 T33 3
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_IN] 296 1 T3 11 T37 1 T117 1
auto[0] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 166 1 T128 12 T170 12 T151 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_IN] 154 1 T148 1 T117 1 T151 1
auto[0] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 242 1 T3 9 T30 1 T122 25
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_IN] 72 1 T27 7 T38 5 T129 11
auto[0] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T13 1 T15 3 T117 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_IN] 159 1 T5 1 T158 16 T151 1
auto[0] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 211 1 T7 2 T39 7 T198 5
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_IN] 354 1 T2 2 T12 1 T15 27
auto[0] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1571 1 T1 3 T8 11 T12 1
auto[0] minimum auto[ADC_CTRL_FILTER_COND_IN] 14398 1 T2 1 T3 35 T6 20
auto[1] maximum auto[ADC_CTRL_FILTER_COND_IN] 9 1 T278 9 - - - -
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_IN] 37 1 T249 9 T281 19 T234 9
auto[1] values[0] auto[ADC_CTRL_FILTER_COND_OUT] 11 1 T282 10 T283 1 - -
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_IN] 126 1 T25 1 T233 12 T142 5
auto[1] values[1] auto[ADC_CTRL_FILTER_COND_OUT] 127 1 T54 14 T150 7 T126 8
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_IN] 145 1 T25 1 T123 13 T45 15
auto[1] values[2] auto[ADC_CTRL_FILTER_COND_OUT] 175 1 T150 5 T258 21 T208 10
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_IN] 100 1 T32 1 T203 9 T172 11
auto[1] values[3] auto[ADC_CTRL_FILTER_COND_OUT] 152 1 T11 6 T171 10 T119 5
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_IN] 166 1 T158 11 T152 10 T138 14
auto[1] values[4] auto[ADC_CTRL_FILTER_COND_OUT] 158 1 T115 11 T130 9 T233 8
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_IN] 195 1 T3 10 T37 13 T117 2
auto[1] values[5] auto[ADC_CTRL_FILTER_COND_OUT] 102 1 T151 15 T217 9 T211 11
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_IN] 178 1 T117 17 T151 8 T229 20
auto[1] values[6] auto[ADC_CTRL_FILTER_COND_OUT] 149 1 T3 9 T38 19 T233 13
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_IN] 71 1 T38 10 T129 14 T138 12
auto[1] values[7] auto[ADC_CTRL_FILTER_COND_OUT] 153 1 T117 9 T123 12 T56 3
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_IN] 122 1 T5 9 T158 14 T151 8
auto[1] values[8] auto[ADC_CTRL_FILTER_COND_OUT] 219 1 T7 1 T39 5 T218 17
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_IN] 278 1 T115 5 T55 13 T56 16
auto[1] values[9] auto[ADC_CTRL_FILTER_COND_OUT] 1311 1 T1 27 T54 2 T206 12



Summary for Cross wakeup_gated_xp

Samples crossed: wakeup_cp clk_gate_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 4 2 2 50.00 2


Automatically Generated Cross Bins for wakeup_gated_xp

Element holes
wakeup_cpclk_gate_cpCOUNTAT LEASTNUMBERSTATUS
* [auto[1]] -- -- 2


Covered bins
wakeup_cpclk_gate_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto[0] 19106 1 T1 3 T2 3 T3 55
auto[1] auto[0] 3984 1 T1 27 T3 19 T5 9

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%