Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
3935 |
1 |
|
T7 |
1 |
|
T8 |
1 |
|
T1 |
1 |
all_pins[1] |
3935 |
1 |
|
T7 |
1 |
|
T8 |
1 |
|
T1 |
1 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
5528 |
1 |
|
T7 |
2 |
|
T8 |
2 |
|
T1 |
2 |
values[0x1] |
2342 |
1 |
|
T9 |
1 |
|
T5 |
2 |
|
T12 |
1 |
transitions[0x0=>0x1] |
1884 |
1 |
|
T9 |
1 |
|
T5 |
1 |
|
T12 |
1 |
transitions[0x1=>0x0] |
1835 |
1 |
|
T9 |
1 |
|
T5 |
1 |
|
T12 |
1 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
3272 |
1 |
|
T7 |
1 |
|
T8 |
1 |
|
T1 |
1 |
all_pins[0] |
values[0x1] |
663 |
1 |
|
T5 |
1 |
|
T21 |
10 |
|
T22 |
2 |
all_pins[0] |
transitions[0x0=>0x1] |
360 |
1 |
|
T21 |
5 |
|
T22 |
1 |
|
T26 |
3 |
all_pins[0] |
transitions[0x1=>0x0] |
1376 |
1 |
|
T9 |
1 |
|
T12 |
1 |
|
T13 |
1 |
all_pins[1] |
values[0x0] |
2256 |
1 |
|
T7 |
1 |
|
T8 |
1 |
|
T1 |
1 |
all_pins[1] |
values[0x1] |
1679 |
1 |
|
T9 |
1 |
|
T5 |
1 |
|
T12 |
1 |
all_pins[1] |
transitions[0x0=>0x1] |
1524 |
1 |
|
T9 |
1 |
|
T5 |
1 |
|
T12 |
1 |
all_pins[1] |
transitions[0x1=>0x0] |
459 |
1 |
|
T5 |
1 |
|
T21 |
7 |
|
T22 |
2 |