Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
3842 |
1 |
|
T1 |
1 |
|
T7 |
1 |
|
T8 |
1 |
all_pins[1] |
3842 |
1 |
|
T1 |
1 |
|
T7 |
1 |
|
T8 |
1 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
5415 |
1 |
|
T1 |
2 |
|
T7 |
2 |
|
T8 |
2 |
values[0x1] |
2269 |
1 |
|
T3 |
3 |
|
T9 |
1 |
|
T11 |
3 |
transitions[0x0=>0x1] |
1830 |
1 |
|
T3 |
2 |
|
T9 |
1 |
|
T11 |
2 |
transitions[0x1=>0x0] |
1785 |
1 |
|
T3 |
1 |
|
T9 |
1 |
|
T11 |
1 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
3210 |
1 |
|
T1 |
1 |
|
T7 |
1 |
|
T8 |
1 |
all_pins[0] |
values[0x1] |
632 |
1 |
|
T3 |
2 |
|
T9 |
1 |
|
T11 |
2 |
all_pins[0] |
transitions[0x0=>0x1] |
341 |
1 |
|
T3 |
1 |
|
T9 |
1 |
|
T11 |
1 |
all_pins[0] |
transitions[0x1=>0x0] |
1346 |
1 |
|
T18 |
1 |
|
T19 |
10 |
|
T20 |
12 |
all_pins[1] |
values[0x0] |
2205 |
1 |
|
T1 |
1 |
|
T7 |
1 |
|
T8 |
1 |
all_pins[1] |
values[0x1] |
1637 |
1 |
|
T3 |
1 |
|
T11 |
1 |
|
T18 |
2 |
all_pins[1] |
transitions[0x0=>0x1] |
1489 |
1 |
|
T3 |
1 |
|
T11 |
1 |
|
T18 |
2 |
all_pins[1] |
transitions[0x1=>0x0] |
439 |
1 |
|
T3 |
1 |
|
T9 |
1 |
|
T11 |
1 |