Summary for Variable cp_intr_pin
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
| NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| all_pins[0] |
3923 |
1 |
|
T1 |
23 |
|
T2 |
5 |
|
T3 |
3 |
| all_pins[1] |
3923 |
1 |
|
T1 |
23 |
|
T2 |
5 |
|
T3 |
3 |
Summary for Variable cp_intr_pin_value
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
| NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| values[0x0] |
5449 |
1 |
|
T1 |
33 |
|
T2 |
4 |
|
T3 |
5 |
| values[0x1] |
2397 |
1 |
|
T1 |
13 |
|
T2 |
6 |
|
T3 |
1 |
| transitions[0x0=>0x1] |
1890 |
1 |
|
T1 |
11 |
|
T2 |
3 |
|
T3 |
1 |
| transitions[0x1=>0x0] |
1836 |
1 |
|
T1 |
11 |
|
T2 |
2 |
|
T3 |
1 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
| Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
| cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| all_pins[0] |
values[0x0] |
3204 |
1 |
|
T1 |
20 |
|
T2 |
2 |
|
T3 |
3 |
| all_pins[0] |
values[0x1] |
719 |
1 |
|
T1 |
3 |
|
T2 |
3 |
|
T5 |
4 |
| all_pins[0] |
transitions[0x0=>0x1] |
375 |
1 |
|
T1 |
2 |
|
T2 |
1 |
|
T5 |
2 |
| all_pins[0] |
transitions[0x1=>0x0] |
1334 |
1 |
|
T1 |
9 |
|
T2 |
1 |
|
T3 |
1 |
| all_pins[1] |
values[0x0] |
2245 |
1 |
|
T1 |
13 |
|
T2 |
2 |
|
T3 |
2 |
| all_pins[1] |
values[0x1] |
1678 |
1 |
|
T1 |
10 |
|
T2 |
3 |
|
T3 |
1 |
| all_pins[1] |
transitions[0x0=>0x1] |
1515 |
1 |
|
T1 |
9 |
|
T2 |
2 |
|
T3 |
1 |
| all_pins[1] |
transitions[0x1=>0x0] |
502 |
1 |
|
T1 |
2 |
|
T2 |
1 |
|
T5 |
4 |