| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 24.86 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 173 | 130 | 43 | 24.86 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| bark_thold_cp | 34 | 32 | 2 | 5.88 | 100 | 1 | 1 | 0 | |
| bite_thold_cp | 34 | 32 | 2 | 5.88 | 100 | 1 | 1 | 0 | |
| pause_in_sleep_cp | 2 | 1 | 1 | 50.00 | 100 | 1 | 1 | 2 | |
| prescale_cp | 34 | 1 | 33 | 97.06 | 100 | 1 | 1 | 0 | |
| wdog_regwen_cp | 2 | 0 | 2 | 100.00 | 100 | 1 | 1 | 2 | |
| wkup_cause_cp | 1 | 0 | 1 | 100.00 | 100 | 1 | 1 | 0 | |
| wkup_thold_cp | 66 | 64 | 2 | 3.03 | 100 | 1 | 1 | 0 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 32 | 2 | 5.88 |
| NAME | COUNT | AT LEAST | NUMBER |
| bark_max | 0 | 1 | 1 |
| bark[1] | 0 | 1 | 1 |
| bark[2] | 0 | 1 | 1 |
| bark[3] | 0 | 1 | 1 |
| bark[4] | 0 | 1 | 1 |
| bark[5] | 0 | 1 | 1 |
| bark[6] | 0 | 1 | 1 |
| bark[7] | 0 | 1 | 1 |
| bark[8] | 0 | 1 | 1 |
| bark[9] | 0 | 1 | 1 |
| bark[10] | 0 | 1 | 1 |
| bark[11] | 0 | 1 | 1 |
| bark[12] | 0 | 1 | 1 |
| bark[13] | 0 | 1 | 1 |
| bark[14] | 0 | 1 | 1 |
| bark[15] | 0 | 1 | 1 |
| bark[16] | 0 | 1 | 1 |
| bark[17] | 0 | 1 | 1 |
| bark[18] | 0 | 1 | 1 |
| bark[19] | 0 | 1 | 1 |
| bark[20] | 0 | 1 | 1 |
| bark[21] | 0 | 1 | 1 |
| bark[22] | 0 | 1 | 1 |
| bark[23] | 0 | 1 | 1 |
| bark[24] | 0 | 1 | 1 |
| bark[25] | 0 | 1 | 1 |
| bark[26] | 0 | 1 | 1 |
| bark[27] | 0 | 1 | 1 |
| bark[28] | 0 | 1 | 1 |
| bark[29] | 0 | 1 | 1 |
| bark[30] | 0 | 1 | 1 |
| bark[31] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| bark[0] | 48033 | 1 | T1 | 294 | T2 | 416 | T3 | 285 | |||
| bark_0 | 4451 | 1 | T1 | 7 | T2 | 67 | T3 | 7 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 32 | 2 | 5.88 |
| NAME | COUNT | AT LEAST | NUMBER |
| bite_max | 0 | 1 | 1 |
| bite[1] | 0 | 1 | 1 |
| bite[2] | 0 | 1 | 1 |
| bite[3] | 0 | 1 | 1 |
| bite[4] | 0 | 1 | 1 |
| bite[5] | 0 | 1 | 1 |
| bite[6] | 0 | 1 | 1 |
| bite[7] | 0 | 1 | 1 |
| bite[8] | 0 | 1 | 1 |
| bite[9] | 0 | 1 | 1 |
| bite[10] | 0 | 1 | 1 |
| bite[11] | 0 | 1 | 1 |
| bite[12] | 0 | 1 | 1 |
| bite[13] | 0 | 1 | 1 |
| bite[14] | 0 | 1 | 1 |
| bite[15] | 0 | 1 | 1 |
| bite[16] | 0 | 1 | 1 |
| bite[17] | 0 | 1 | 1 |
| bite[18] | 0 | 1 | 1 |
| bite[19] | 0 | 1 | 1 |
| bite[20] | 0 | 1 | 1 |
| bite[21] | 0 | 1 | 1 |
| bite[22] | 0 | 1 | 1 |
| bite[23] | 0 | 1 | 1 |
| bite[24] | 0 | 1 | 1 |
| bite[25] | 0 | 1 | 1 |
| bite[26] | 0 | 1 | 1 |
| bite[27] | 0 | 1 | 1 |
| bite[28] | 0 | 1 | 1 |
| bite[29] | 0 | 1 | 1 |
| bite[30] | 0 | 1 | 1 |
| bite[31] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| bite[0] | 47561 | 1 | T1 | 293 | T2 | 411 | T3 | 284 | |||
| bite_0 | 4923 | 1 | T1 | 8 | T2 | 72 | T3 | 8 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins | 2 | 1 | 1 | 50.00 |
| NAME | COUNT | AT LEAST | NUMBER |
| [auto[1]] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| auto[0] | 52484 | 1 | T1 | 301 | T2 | 483 | T3 | 292 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 1 | 33 | 97.06 |
| NAME | COUNT | AT LEAST | NUMBER |
| prescale_max | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| prescale[0] | 1167 | 1 | T27 | 49 | T39 | 102 | T36 | 49 | |||
| prescale[1] | 1047 | 1 | T27 | 19 | T65 | 144 | T72 | 376 | |||
| prescale[2] | 761 | 1 | T35 | 24 | T36 | 9 | T72 | 63 | |||
| prescale[3] | 921 | 1 | T3 | 28 | T14 | 56 | T34 | 2 | |||
| prescale[4] | 1013 | 1 | T27 | 19 | T31 | 109 | T33 | 214 | |||
| prescale[5] | 1497 | 1 | T2 | 42 | T14 | 214 | T37 | 19 | |||
| prescale[6] | 934 | 1 | T15 | 37 | T23 | 23 | T35 | 46 | |||
| prescale[7] | 999 | 1 | T2 | 19 | T14 | 19 | T33 | 40 | |||
| prescale[8] | 834 | 1 | T14 | 66 | T42 | 9 | T31 | 42 | |||
| prescale[9] | 1047 | 1 | T14 | 80 | T18 | 79 | T27 | 58 | |||
| prescale[10] | 902 | 1 | T14 | 61 | T27 | 86 | T31 | 159 | |||
| prescale[11] | 556 | 1 | T14 | 58 | T32 | 29 | T36 | 30 | |||
| prescale[12] | 760 | 1 | T37 | 40 | T39 | 19 | T32 | 53 | |||
| prescale[13] | 781 | 1 | T1 | 40 | T27 | 54 | T35 | 2 | |||
| prescale[14] | 919 | 1 | T3 | 18 | T14 | 152 | T18 | 79 | |||
| prescale[15] | 480 | 1 | T1 | 19 | T2 | 2 | T6 | 23 | |||
| prescale[16] | 762 | 1 | T1 | 48 | T2 | 2 | T7 | 9 | |||
| prescale[17] | 819 | 1 | T23 | 37 | T18 | 105 | T31 | 63 | |||
| prescale[18] | 563 | 1 | T15 | 49 | T18 | 19 | T27 | 42 | |||
| prescale[19] | 494 | 1 | T2 | 2 | T18 | 37 | T27 | 85 | |||
| prescale[20] | 1014 | 1 | T3 | 19 | T12 | 9 | T15 | 9 | |||
| prescale[21] | 923 | 1 | T1 | 23 | T76 | 9 | T33 | 58 | |||
| prescale[22] | 450 | 1 | T2 | 2 | T14 | 40 | T18 | 9 | |||
| prescale[23] | 599 | 1 | T2 | 37 | T18 | 23 | T38 | 19 | |||
| prescale[24] | 1096 | 1 | T15 | 37 | T23 | 44 | T32 | 9 | |||
| prescale[25] | 963 | 1 | T3 | 37 | T6 | 50 | T33 | 92 | |||
| prescale[26] | 610 | 1 | T2 | 64 | T38 | 19 | T72 | 65 | |||
| prescale[27] | 1079 | 1 | T14 | 40 | T23 | 28 | T72 | 117 | |||
| prescale[28] | 776 | 1 | T2 | 69 | T5 | 9 | T77 | 37 | |||
| prescale[29] | 679 | 1 | T78 | 46 | T27 | 2 | T34 | 2 | |||
| prescale[30] | 474 | 1 | T3 | 40 | T14 | 19 | T39 | 40 | |||
| prescale[31] | 986 | 1 | T14 | 2 | T18 | 38 | T32 | 2 | |||
| prescale_0 | 25579 | 1 | T1 | 171 | T2 | 244 | T3 | 150 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| auto[0] | 40473 | 1 | T1 | 220 | T2 | 333 | T3 | 213 | |||
| auto[1] | 12011 | 1 | T1 | 81 | T2 | 150 | T3 | 79 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 1 | 0 | 1 | 100.00 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| wkup_cause_cleared | 52484 | 1 | T1 | 301 | T2 | 483 | T3 | 292 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 66 | 64 | 2 | 3.03 |
| NAME | COUNT | AT LEAST | NUMBER |
| wkup_max | 0 | 1 | 1 |
| wkup[1] | 0 | 1 | 1 |
| wkup[2] | 0 | 1 | 1 |
| wkup[3] | 0 | 1 | 1 |
| wkup[4] | 0 | 1 | 1 |
| wkup[5] | 0 | 1 | 1 |
| wkup[6] | 0 | 1 | 1 |
| wkup[7] | 0 | 1 | 1 |
| wkup[8] | 0 | 1 | 1 |
| wkup[9] | 0 | 1 | 1 |
| wkup[10] | 0 | 1 | 1 |
| wkup[11] | 0 | 1 | 1 |
| wkup[12] | 0 | 1 | 1 |
| wkup[13] | 0 | 1 | 1 |
| wkup[14] | 0 | 1 | 1 |
| wkup[15] | 0 | 1 | 1 |
| wkup[16] | 0 | 1 | 1 |
| wkup[17] | 0 | 1 | 1 |
| wkup[18] | 0 | 1 | 1 |
| wkup[19] | 0 | 1 | 1 |
| wkup[20] | 0 | 1 | 1 |
| wkup[21] | 0 | 1 | 1 |
| wkup[22] | 0 | 1 | 1 |
| wkup[23] | 0 | 1 | 1 |
| wkup[24] | 0 | 1 | 1 |
| wkup[25] | 0 | 1 | 1 |
| wkup[26] | 0 | 1 | 1 |
| wkup[27] | 0 | 1 | 1 |
| wkup[28] | 0 | 1 | 1 |
| wkup[29] | 0 | 1 | 1 |
| wkup[30] | 0 | 1 | 1 |
| wkup[31] | 0 | 1 | 1 |
| wkup[32] | 0 | 1 | 1 |
| wkup[33] | 0 | 1 | 1 |
| wkup[34] | 0 | 1 | 1 |
| wkup[35] | 0 | 1 | 1 |
| wkup[36] | 0 | 1 | 1 |
| wkup[37] | 0 | 1 | 1 |
| wkup[38] | 0 | 1 | 1 |
| wkup[39] | 0 | 1 | 1 |
| wkup[40] | 0 | 1 | 1 |
| wkup[41] | 0 | 1 | 1 |
| wkup[42] | 0 | 1 | 1 |
| wkup[43] | 0 | 1 | 1 |
| wkup[44] | 0 | 1 | 1 |
| wkup[45] | 0 | 1 | 1 |
| wkup[46] | 0 | 1 | 1 |
| wkup[47] | 0 | 1 | 1 |
| wkup[48] | 0 | 1 | 1 |
| wkup[49] | 0 | 1 | 1 |
| wkup[50] | 0 | 1 | 1 |
| wkup[51] | 0 | 1 | 1 |
| wkup[52] | 0 | 1 | 1 |
| wkup[53] | 0 | 1 | 1 |
| wkup[54] | 0 | 1 | 1 |
| wkup[55] | 0 | 1 | 1 |
| wkup[56] | 0 | 1 | 1 |
| wkup[57] | 0 | 1 | 1 |
| wkup[58] | 0 | 1 | 1 |
| wkup[59] | 0 | 1 | 1 |
| wkup[60] | 0 | 1 | 1 |
| wkup[61] | 0 | 1 | 1 |
| wkup[62] | 0 | 1 | 1 |
| wkup[63] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| wkup[0] | 48961 | 1 | T1 | 296 | T2 | 426 | T3 | 287 | |||
| wkup_0 | 3523 | 1 | T1 | 5 | T2 | 57 | T3 | 5 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |