| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 24.86 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 173 | 130 | 43 | 24.86 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| bark_thold_cp | 34 | 32 | 2 | 5.88 | 100 | 1 | 1 | 0 | |
| bite_thold_cp | 34 | 32 | 2 | 5.88 | 100 | 1 | 1 | 0 | |
| pause_in_sleep_cp | 2 | 1 | 1 | 50.00 | 100 | 1 | 1 | 2 | |
| prescale_cp | 34 | 1 | 33 | 97.06 | 100 | 1 | 1 | 0 | |
| wdog_regwen_cp | 2 | 0 | 2 | 100.00 | 100 | 1 | 1 | 2 | |
| wkup_cause_cp | 1 | 0 | 1 | 100.00 | 100 | 1 | 1 | 0 | |
| wkup_thold_cp | 66 | 64 | 2 | 3.03 | 100 | 1 | 1 | 0 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 32 | 2 | 5.88 |
| NAME | COUNT | AT LEAST | NUMBER |
| bark_max | 0 | 1 | 1 |
| bark[1] | 0 | 1 | 1 |
| bark[2] | 0 | 1 | 1 |
| bark[3] | 0 | 1 | 1 |
| bark[4] | 0 | 1 | 1 |
| bark[5] | 0 | 1 | 1 |
| bark[6] | 0 | 1 | 1 |
| bark[7] | 0 | 1 | 1 |
| bark[8] | 0 | 1 | 1 |
| bark[9] | 0 | 1 | 1 |
| bark[10] | 0 | 1 | 1 |
| bark[11] | 0 | 1 | 1 |
| bark[12] | 0 | 1 | 1 |
| bark[13] | 0 | 1 | 1 |
| bark[14] | 0 | 1 | 1 |
| bark[15] | 0 | 1 | 1 |
| bark[16] | 0 | 1 | 1 |
| bark[17] | 0 | 1 | 1 |
| bark[18] | 0 | 1 | 1 |
| bark[19] | 0 | 1 | 1 |
| bark[20] | 0 | 1 | 1 |
| bark[21] | 0 | 1 | 1 |
| bark[22] | 0 | 1 | 1 |
| bark[23] | 0 | 1 | 1 |
| bark[24] | 0 | 1 | 1 |
| bark[25] | 0 | 1 | 1 |
| bark[26] | 0 | 1 | 1 |
| bark[27] | 0 | 1 | 1 |
| bark[28] | 0 | 1 | 1 |
| bark[29] | 0 | 1 | 1 |
| bark[30] | 0 | 1 | 1 |
| bark[31] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| bark[0] | 48453 | 1 | T1 | 11 | T2 | 12 | T3 | 14 | |||
| bark_0 | 4186 | 1 | T1 | 7 | T2 | 7 | T3 | 7 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 32 | 2 | 5.88 |
| NAME | COUNT | AT LEAST | NUMBER |
| bite_max | 0 | 1 | 1 |
| bite[1] | 0 | 1 | 1 |
| bite[2] | 0 | 1 | 1 |
| bite[3] | 0 | 1 | 1 |
| bite[4] | 0 | 1 | 1 |
| bite[5] | 0 | 1 | 1 |
| bite[6] | 0 | 1 | 1 |
| bite[7] | 0 | 1 | 1 |
| bite[8] | 0 | 1 | 1 |
| bite[9] | 0 | 1 | 1 |
| bite[10] | 0 | 1 | 1 |
| bite[11] | 0 | 1 | 1 |
| bite[12] | 0 | 1 | 1 |
| bite[13] | 0 | 1 | 1 |
| bite[14] | 0 | 1 | 1 |
| bite[15] | 0 | 1 | 1 |
| bite[16] | 0 | 1 | 1 |
| bite[17] | 0 | 1 | 1 |
| bite[18] | 0 | 1 | 1 |
| bite[19] | 0 | 1 | 1 |
| bite[20] | 0 | 1 | 1 |
| bite[21] | 0 | 1 | 1 |
| bite[22] | 0 | 1 | 1 |
| bite[23] | 0 | 1 | 1 |
| bite[24] | 0 | 1 | 1 |
| bite[25] | 0 | 1 | 1 |
| bite[26] | 0 | 1 | 1 |
| bite[27] | 0 | 1 | 1 |
| bite[28] | 0 | 1 | 1 |
| bite[29] | 0 | 1 | 1 |
| bite[30] | 0 | 1 | 1 |
| bite[31] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| bite[0] | 47963 | 1 | T1 | 10 | T2 | 11 | T3 | 13 | |||
| bite_0 | 4676 | 1 | T1 | 8 | T2 | 8 | T3 | 8 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins | 2 | 1 | 1 | 50.00 |
| NAME | COUNT | AT LEAST | NUMBER |
| [auto[1]] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| auto[0] | 52639 | 1 | T1 | 18 | T2 | 19 | T3 | 21 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 1 | 33 | 97.06 |
| NAME | COUNT | AT LEAST | NUMBER |
| prescale_max | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| prescale[0] | 1714 | 1 | T5 | 199 | T6 | 66 | T90 | 19 | |||
| prescale[1] | 1144 | 1 | T32 | 37 | T44 | 234 | T46 | 19 | |||
| prescale[2] | 1223 | 1 | T4 | 82 | T32 | 93 | T46 | 29 | |||
| prescale[3] | 683 | 1 | T11 | 19 | T24 | 19 | T70 | 19 | |||
| prescale[4] | 1086 | 1 | T4 | 2 | T32 | 42 | T91 | 19 | |||
| prescale[5] | 1076 | 1 | T4 | 26 | T5 | 19 | T13 | 19 | |||
| prescale[6] | 996 | 1 | T24 | 38 | T44 | 76 | T45 | 189 | |||
| prescale[7] | 928 | 1 | T5 | 180 | T6 | 24 | T37 | 67 | |||
| prescale[8] | 912 | 1 | T37 | 121 | T91 | 19 | T92 | 42 | |||
| prescale[9] | 1187 | 1 | T4 | 14 | T5 | 132 | T18 | 19 | |||
| prescale[10] | 1128 | 1 | T4 | 20 | T6 | 89 | T32 | 137 | |||
| prescale[11] | 784 | 1 | T18 | 9 | T91 | 37 | T93 | 49 | |||
| prescale[12] | 856 | 1 | T5 | 37 | T94 | 9 | T92 | 41 | |||
| prescale[13] | 917 | 1 | T5 | 19 | T32 | 65 | T90 | 19 | |||
| prescale[14] | 565 | 1 | T7 | 9 | T32 | 20 | T37 | 117 | |||
| prescale[15] | 746 | 1 | T92 | 9 | T93 | 19 | T44 | 2 | |||
| prescale[16] | 626 | 1 | T5 | 37 | T8 | 9 | T45 | 2 | |||
| prescale[17] | 1019 | 1 | T4 | 19 | T5 | 43 | T12 | 9 | |||
| prescale[18] | 1069 | 1 | T5 | 77 | T59 | 9 | T90 | 98 | |||
| prescale[19] | 330 | 1 | T13 | 23 | T32 | 21 | T46 | 4 | |||
| prescale[20] | 724 | 1 | T4 | 19 | T5 | 63 | T32 | 2 | |||
| prescale[21] | 572 | 1 | T37 | 19 | T24 | 27 | T95 | 45 | |||
| prescale[22] | 820 | 1 | T5 | 43 | T6 | 2 | T37 | 160 | |||
| prescale[23] | 807 | 1 | T5 | 70 | T6 | 2 | T13 | 40 | |||
| prescale[24] | 886 | 1 | T5 | 40 | T6 | 190 | T37 | 19 | |||
| prescale[25] | 611 | 1 | T32 | 19 | T95 | 56 | T96 | 28 | |||
| prescale[26] | 453 | 1 | T5 | 2 | T32 | 19 | T37 | 24 | |||
| prescale[27] | 436 | 1 | T2 | 9 | T6 | 2 | T24 | 19 | |||
| prescale[28] | 1252 | 1 | T5 | 2 | T6 | 135 | T32 | 19 | |||
| prescale[29] | 1046 | 1 | T13 | 32 | T32 | 45 | T93 | 37 | |||
| prescale[30] | 703 | 1 | T6 | 2 | T37 | 39 | T91 | 32 | |||
| prescale[31] | 1063 | 1 | T97 | 9 | T24 | 2 | T44 | 99 | |||
| prescale_0 | 24277 | 1 | T1 | 18 | T2 | 10 | T3 | 21 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| auto[0] | 40239 | 1 | T1 | 18 | T2 | 19 | T3 | 9 | |||
| auto[1] | 12400 | 1 | T3 | 12 | T4 | 79 | T5 | 233 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 1 | 0 | 1 | 100.00 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| wkup_cause_cleared | 52639 | 1 | T1 | 18 | T2 | 19 | T3 | 21 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 66 | 64 | 2 | 3.03 |
| NAME | COUNT | AT LEAST | NUMBER |
| wkup_max | 0 | 1 | 1 |
| wkup[1] | 0 | 1 | 1 |
| wkup[2] | 0 | 1 | 1 |
| wkup[3] | 0 | 1 | 1 |
| wkup[4] | 0 | 1 | 1 |
| wkup[5] | 0 | 1 | 1 |
| wkup[6] | 0 | 1 | 1 |
| wkup[7] | 0 | 1 | 1 |
| wkup[8] | 0 | 1 | 1 |
| wkup[9] | 0 | 1 | 1 |
| wkup[10] | 0 | 1 | 1 |
| wkup[11] | 0 | 1 | 1 |
| wkup[12] | 0 | 1 | 1 |
| wkup[13] | 0 | 1 | 1 |
| wkup[14] | 0 | 1 | 1 |
| wkup[15] | 0 | 1 | 1 |
| wkup[16] | 0 | 1 | 1 |
| wkup[17] | 0 | 1 | 1 |
| wkup[18] | 0 | 1 | 1 |
| wkup[19] | 0 | 1 | 1 |
| wkup[20] | 0 | 1 | 1 |
| wkup[21] | 0 | 1 | 1 |
| wkup[22] | 0 | 1 | 1 |
| wkup[23] | 0 | 1 | 1 |
| wkup[24] | 0 | 1 | 1 |
| wkup[25] | 0 | 1 | 1 |
| wkup[26] | 0 | 1 | 1 |
| wkup[27] | 0 | 1 | 1 |
| wkup[28] | 0 | 1 | 1 |
| wkup[29] | 0 | 1 | 1 |
| wkup[30] | 0 | 1 | 1 |
| wkup[31] | 0 | 1 | 1 |
| wkup[32] | 0 | 1 | 1 |
| wkup[33] | 0 | 1 | 1 |
| wkup[34] | 0 | 1 | 1 |
| wkup[35] | 0 | 1 | 1 |
| wkup[36] | 0 | 1 | 1 |
| wkup[37] | 0 | 1 | 1 |
| wkup[38] | 0 | 1 | 1 |
| wkup[39] | 0 | 1 | 1 |
| wkup[40] | 0 | 1 | 1 |
| wkup[41] | 0 | 1 | 1 |
| wkup[42] | 0 | 1 | 1 |
| wkup[43] | 0 | 1 | 1 |
| wkup[44] | 0 | 1 | 1 |
| wkup[45] | 0 | 1 | 1 |
| wkup[46] | 0 | 1 | 1 |
| wkup[47] | 0 | 1 | 1 |
| wkup[48] | 0 | 1 | 1 |
| wkup[49] | 0 | 1 | 1 |
| wkup[50] | 0 | 1 | 1 |
| wkup[51] | 0 | 1 | 1 |
| wkup[52] | 0 | 1 | 1 |
| wkup[53] | 0 | 1 | 1 |
| wkup[54] | 0 | 1 | 1 |
| wkup[55] | 0 | 1 | 1 |
| wkup[56] | 0 | 1 | 1 |
| wkup[57] | 0 | 1 | 1 |
| wkup[58] | 0 | 1 | 1 |
| wkup[59] | 0 | 1 | 1 |
| wkup[60] | 0 | 1 | 1 |
| wkup[61] | 0 | 1 | 1 |
| wkup[62] | 0 | 1 | 1 |
| wkup[63] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| wkup[0] | 49346 | 1 | T1 | 13 | T2 | 14 | T3 | 16 | |||
| wkup_0 | 3293 | 1 | T1 | 5 | T2 | 5 | T3 | 5 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |