Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
3523 |
1 |
|
T1 |
25 |
|
T2 |
3 |
|
T3 |
33 |
all_pins[1] |
3523 |
1 |
|
T1 |
25 |
|
T2 |
3 |
|
T3 |
33 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
4800 |
1 |
|
T1 |
38 |
|
T2 |
5 |
|
T3 |
39 |
values[0x1] |
2246 |
1 |
|
T1 |
12 |
|
T2 |
1 |
|
T3 |
27 |
transitions[0x0=>0x1] |
1714 |
1 |
|
T1 |
12 |
|
T2 |
1 |
|
T3 |
18 |
transitions[0x1=>0x0] |
1654 |
1 |
|
T1 |
12 |
|
T2 |
1 |
|
T3 |
18 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
2751 |
1 |
|
T1 |
25 |
|
T2 |
3 |
|
T3 |
21 |
all_pins[0] |
values[0x1] |
772 |
1 |
|
T3 |
12 |
|
T7 |
2 |
|
T13 |
4 |
all_pins[0] |
transitions[0x0=>0x1] |
404 |
1 |
|
T3 |
6 |
|
T7 |
1 |
|
T13 |
2 |
all_pins[0] |
transitions[0x1=>0x0] |
1106 |
1 |
|
T1 |
12 |
|
T2 |
1 |
|
T3 |
9 |
all_pins[1] |
values[0x0] |
2049 |
1 |
|
T1 |
13 |
|
T2 |
2 |
|
T3 |
18 |
all_pins[1] |
values[0x1] |
1474 |
1 |
|
T1 |
12 |
|
T2 |
1 |
|
T3 |
15 |
all_pins[1] |
transitions[0x0=>0x1] |
1310 |
1 |
|
T1 |
12 |
|
T2 |
1 |
|
T3 |
12 |
all_pins[1] |
transitions[0x1=>0x0] |
548 |
1 |
|
T3 |
9 |
|
T7 |
1 |
|
T13 |
3 |