| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 24.86 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 173 | 130 | 43 | 24.86 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| bark_thold_cp | 34 | 32 | 2 | 5.88 | 100 | 1 | 1 | 0 | |
| bite_thold_cp | 34 | 32 | 2 | 5.88 | 100 | 1 | 1 | 0 | |
| pause_in_sleep_cp | 2 | 1 | 1 | 50.00 | 100 | 1 | 1 | 2 | |
| prescale_cp | 34 | 1 | 33 | 97.06 | 100 | 1 | 1 | 0 | |
| wdog_regwen_cp | 2 | 0 | 2 | 100.00 | 100 | 1 | 1 | 2 | |
| wkup_cause_cp | 1 | 0 | 1 | 100.00 | 100 | 1 | 1 | 0 | |
| wkup_thold_cp | 66 | 64 | 2 | 3.03 | 100 | 1 | 1 | 0 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 32 | 2 | 5.88 |
| NAME | COUNT | AT LEAST | NUMBER |
| bark_max | 0 | 1 | 1 |
| bark[1] | 0 | 1 | 1 |
| bark[2] | 0 | 1 | 1 |
| bark[3] | 0 | 1 | 1 |
| bark[4] | 0 | 1 | 1 |
| bark[5] | 0 | 1 | 1 |
| bark[6] | 0 | 1 | 1 |
| bark[7] | 0 | 1 | 1 |
| bark[8] | 0 | 1 | 1 |
| bark[9] | 0 | 1 | 1 |
| bark[10] | 0 | 1 | 1 |
| bark[11] | 0 | 1 | 1 |
| bark[12] | 0 | 1 | 1 |
| bark[13] | 0 | 1 | 1 |
| bark[14] | 0 | 1 | 1 |
| bark[15] | 0 | 1 | 1 |
| bark[16] | 0 | 1 | 1 |
| bark[17] | 0 | 1 | 1 |
| bark[18] | 0 | 1 | 1 |
| bark[19] | 0 | 1 | 1 |
| bark[20] | 0 | 1 | 1 |
| bark[21] | 0 | 1 | 1 |
| bark[22] | 0 | 1 | 1 |
| bark[23] | 0 | 1 | 1 |
| bark[24] | 0 | 1 | 1 |
| bark[25] | 0 | 1 | 1 |
| bark[26] | 0 | 1 | 1 |
| bark[27] | 0 | 1 | 1 |
| bark[28] | 0 | 1 | 1 |
| bark[29] | 0 | 1 | 1 |
| bark[30] | 0 | 1 | 1 |
| bark[31] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| bark[0] | 41766 | 1 | T1 | 273 | T2 | 1263 | T3 | 279 | |||
| bark_0 | 4139 | 1 | T1 | 35 | T2 | 75 | T3 | 12 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 32 | 2 | 5.88 |
| NAME | COUNT | AT LEAST | NUMBER |
| bite_max | 0 | 1 | 1 |
| bite[1] | 0 | 1 | 1 |
| bite[2] | 0 | 1 | 1 |
| bite[3] | 0 | 1 | 1 |
| bite[4] | 0 | 1 | 1 |
| bite[5] | 0 | 1 | 1 |
| bite[6] | 0 | 1 | 1 |
| bite[7] | 0 | 1 | 1 |
| bite[8] | 0 | 1 | 1 |
| bite[9] | 0 | 1 | 1 |
| bite[10] | 0 | 1 | 1 |
| bite[11] | 0 | 1 | 1 |
| bite[12] | 0 | 1 | 1 |
| bite[13] | 0 | 1 | 1 |
| bite[14] | 0 | 1 | 1 |
| bite[15] | 0 | 1 | 1 |
| bite[16] | 0 | 1 | 1 |
| bite[17] | 0 | 1 | 1 |
| bite[18] | 0 | 1 | 1 |
| bite[19] | 0 | 1 | 1 |
| bite[20] | 0 | 1 | 1 |
| bite[21] | 0 | 1 | 1 |
| bite[22] | 0 | 1 | 1 |
| bite[23] | 0 | 1 | 1 |
| bite[24] | 0 | 1 | 1 |
| bite[25] | 0 | 1 | 1 |
| bite[26] | 0 | 1 | 1 |
| bite[27] | 0 | 1 | 1 |
| bite[28] | 0 | 1 | 1 |
| bite[29] | 0 | 1 | 1 |
| bite[30] | 0 | 1 | 1 |
| bite[31] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| bite[0] | 41295 | 1 | T1 | 268 | T2 | 1247 | T3 | 278 | |||
| bite_0 | 4610 | 1 | T1 | 40 | T2 | 91 | T3 | 13 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins | 2 | 1 | 1 | 50.00 |
| NAME | COUNT | AT LEAST | NUMBER |
| [auto[1]] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| auto[0] | 45905 | 1 | T1 | 308 | T2 | 1338 | T3 | 291 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 1 | 33 | 97.06 |
| NAME | COUNT | AT LEAST | NUMBER |
| prescale_max | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| prescale[0] | 732 | 1 | T12 | 24 | T83 | 19 | T97 | 19 | |||
| prescale[1] | 1060 | 1 | T1 | 67 | T8 | 196 | T18 | 19 | |||
| prescale[2] | 828 | 1 | T2 | 2 | T8 | 19 | T98 | 19 | |||
| prescale[3] | 958 | 1 | T2 | 20 | T3 | 19 | T25 | 61 | |||
| prescale[4] | 1205 | 1 | T2 | 19 | T5 | 2 | T41 | 116 | |||
| prescale[5] | 788 | 1 | T2 | 29 | T8 | 19 | T25 | 132 | |||
| prescale[6] | 480 | 1 | T1 | 25 | T2 | 20 | T21 | 37 | |||
| prescale[7] | 515 | 1 | T25 | 37 | T39 | 192 | T40 | 24 | |||
| prescale[8] | 852 | 1 | T1 | 20 | T8 | 92 | T18 | 19 | |||
| prescale[9] | 539 | 1 | T1 | 4 | T27 | 19 | T99 | 9 | |||
| prescale[10] | 742 | 1 | T25 | 2 | T27 | 38 | T39 | 2 | |||
| prescale[11] | 1010 | 1 | T1 | 2 | T2 | 9 | T5 | 2 | |||
| prescale[12] | 635 | 1 | T8 | 64 | T25 | 2 | T100 | 68 | |||
| prescale[13] | 630 | 1 | T8 | 76 | T18 | 19 | T101 | 69 | |||
| prescale[14] | 1145 | 1 | T2 | 105 | T8 | 51 | T98 | 95 | |||
| prescale[15] | 602 | 1 | T8 | 19 | T25 | 19 | T39 | 2 | |||
| prescale[16] | 537 | 1 | T5 | 2 | T10 | 9 | T18 | 9 | |||
| prescale[17] | 798 | 1 | T2 | 37 | T8 | 21 | T25 | 21 | |||
| prescale[18] | 698 | 1 | T3 | 28 | T7 | 9 | T25 | 36 | |||
| prescale[19] | 676 | 1 | T8 | 60 | T14 | 9 | T21 | 23 | |||
| prescale[20] | 1033 | 1 | T8 | 95 | T102 | 9 | T83 | 85 | |||
| prescale[21] | 497 | 1 | T5 | 2 | T25 | 169 | T44 | 9 | |||
| prescale[22] | 424 | 1 | T2 | 2 | T25 | 70 | T39 | 19 | |||
| prescale[23] | 722 | 1 | T2 | 77 | T8 | 2 | T12 | 54 | |||
| prescale[24] | 433 | 1 | T12 | 19 | T25 | 84 | T39 | 60 | |||
| prescale[25] | 1123 | 1 | T2 | 179 | T3 | 23 | T25 | 50 | |||
| prescale[26] | 532 | 1 | T3 | 52 | T8 | 37 | T40 | 30 | |||
| prescale[27] | 623 | 1 | T2 | 94 | T8 | 37 | T25 | 35 | |||
| prescale[28] | 602 | 1 | T18 | 24 | T32 | 2 | T40 | 2 | |||
| prescale[29] | 1174 | 1 | T2 | 76 | T27 | 64 | T103 | 19 | |||
| prescale[30] | 293 | 1 | T2 | 42 | T5 | 2 | T8 | 42 | |||
| prescale[31] | 703 | 1 | T3 | 23 | T12 | 46 | T39 | 105 | |||
| prescale_0 | 22316 | 1 | T1 | 190 | T2 | 627 | T3 | 146 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| auto[0] | 33989 | 1 | T1 | 269 | T2 | 1155 | T3 | 143 | |||
| auto[1] | 11916 | 1 | T1 | 39 | T2 | 183 | T3 | 148 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 1 | 0 | 1 | 100.00 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| wkup_cause_cleared | 45905 | 1 | T1 | 308 | T2 | 1338 | T3 | 291 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 66 | 64 | 2 | 3.03 |
| NAME | COUNT | AT LEAST | NUMBER |
| wkup_max | 0 | 1 | 1 |
| wkup[1] | 0 | 1 | 1 |
| wkup[2] | 0 | 1 | 1 |
| wkup[3] | 0 | 1 | 1 |
| wkup[4] | 0 | 1 | 1 |
| wkup[5] | 0 | 1 | 1 |
| wkup[6] | 0 | 1 | 1 |
| wkup[7] | 0 | 1 | 1 |
| wkup[8] | 0 | 1 | 1 |
| wkup[9] | 0 | 1 | 1 |
| wkup[10] | 0 | 1 | 1 |
| wkup[11] | 0 | 1 | 1 |
| wkup[12] | 0 | 1 | 1 |
| wkup[13] | 0 | 1 | 1 |
| wkup[14] | 0 | 1 | 1 |
| wkup[15] | 0 | 1 | 1 |
| wkup[16] | 0 | 1 | 1 |
| wkup[17] | 0 | 1 | 1 |
| wkup[18] | 0 | 1 | 1 |
| wkup[19] | 0 | 1 | 1 |
| wkup[20] | 0 | 1 | 1 |
| wkup[21] | 0 | 1 | 1 |
| wkup[22] | 0 | 1 | 1 |
| wkup[23] | 0 | 1 | 1 |
| wkup[24] | 0 | 1 | 1 |
| wkup[25] | 0 | 1 | 1 |
| wkup[26] | 0 | 1 | 1 |
| wkup[27] | 0 | 1 | 1 |
| wkup[28] | 0 | 1 | 1 |
| wkup[29] | 0 | 1 | 1 |
| wkup[30] | 0 | 1 | 1 |
| wkup[31] | 0 | 1 | 1 |
| wkup[32] | 0 | 1 | 1 |
| wkup[33] | 0 | 1 | 1 |
| wkup[34] | 0 | 1 | 1 |
| wkup[35] | 0 | 1 | 1 |
| wkup[36] | 0 | 1 | 1 |
| wkup[37] | 0 | 1 | 1 |
| wkup[38] | 0 | 1 | 1 |
| wkup[39] | 0 | 1 | 1 |
| wkup[40] | 0 | 1 | 1 |
| wkup[41] | 0 | 1 | 1 |
| wkup[42] | 0 | 1 | 1 |
| wkup[43] | 0 | 1 | 1 |
| wkup[44] | 0 | 1 | 1 |
| wkup[45] | 0 | 1 | 1 |
| wkup[46] | 0 | 1 | 1 |
| wkup[47] | 0 | 1 | 1 |
| wkup[48] | 0 | 1 | 1 |
| wkup[49] | 0 | 1 | 1 |
| wkup[50] | 0 | 1 | 1 |
| wkup[51] | 0 | 1 | 1 |
| wkup[52] | 0 | 1 | 1 |
| wkup[53] | 0 | 1 | 1 |
| wkup[54] | 0 | 1 | 1 |
| wkup[55] | 0 | 1 | 1 |
| wkup[56] | 0 | 1 | 1 |
| wkup[57] | 0 | 1 | 1 |
| wkup[58] | 0 | 1 | 1 |
| wkup[59] | 0 | 1 | 1 |
| wkup[60] | 0 | 1 | 1 |
| wkup[61] | 0 | 1 | 1 |
| wkup[62] | 0 | 1 | 1 |
| wkup[63] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| wkup[0] | 42614 | 1 | T1 | 283 | T2 | 1274 | T3 | 281 | |||
| wkup_0 | 3291 | 1 | T1 | 25 | T2 | 64 | T3 | 10 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |