Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
3180 |
1 |
|
T1 |
23 |
|
T2 |
50 |
|
T3 |
29 |
all_pins[1] |
3180 |
1 |
|
T1 |
23 |
|
T2 |
50 |
|
T3 |
29 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
4342 |
1 |
|
T1 |
35 |
|
T2 |
72 |
|
T3 |
37 |
values[0x1] |
2018 |
1 |
|
T1 |
11 |
|
T2 |
28 |
|
T3 |
21 |
transitions[0x0=>0x1] |
1520 |
1 |
|
T1 |
11 |
|
T2 |
25 |
|
T3 |
15 |
transitions[0x1=>0x0] |
1462 |
1 |
|
T1 |
11 |
|
T2 |
25 |
|
T3 |
15 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
2464 |
1 |
|
T1 |
23 |
|
T2 |
45 |
|
T3 |
20 |
all_pins[0] |
values[0x1] |
716 |
1 |
|
T2 |
5 |
|
T3 |
9 |
|
T4 |
2 |
all_pins[0] |
transitions[0x0=>0x1] |
382 |
1 |
|
T2 |
3 |
|
T3 |
5 |
|
T4 |
1 |
all_pins[0] |
transitions[0x1=>0x0] |
968 |
1 |
|
T1 |
11 |
|
T2 |
21 |
|
T3 |
8 |
all_pins[1] |
values[0x0] |
1878 |
1 |
|
T1 |
12 |
|
T2 |
27 |
|
T3 |
17 |
all_pins[1] |
values[0x1] |
1302 |
1 |
|
T1 |
11 |
|
T2 |
23 |
|
T3 |
12 |
all_pins[1] |
transitions[0x0=>0x1] |
1138 |
1 |
|
T1 |
11 |
|
T2 |
22 |
|
T3 |
10 |
all_pins[1] |
transitions[0x1=>0x0] |
494 |
1 |
|
T2 |
4 |
|
T3 |
7 |
|
T4 |
1 |