| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 24.86 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 173 | 130 | 43 | 24.86 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| bark_thold_cp | 34 | 32 | 2 | 5.88 | 100 | 1 | 1 | 0 | |
| bite_thold_cp | 34 | 32 | 2 | 5.88 | 100 | 1 | 1 | 0 | |
| pause_in_sleep_cp | 2 | 1 | 1 | 50.00 | 100 | 1 | 1 | 2 | |
| prescale_cp | 34 | 1 | 33 | 97.06 | 100 | 1 | 1 | 0 | |
| wdog_regwen_cp | 2 | 0 | 2 | 100.00 | 100 | 1 | 1 | 2 | |
| wkup_cause_cp | 1 | 0 | 1 | 100.00 | 100 | 1 | 1 | 0 | |
| wkup_thold_cp | 66 | 64 | 2 | 3.03 | 100 | 1 | 1 | 0 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 32 | 2 | 5.88 |
| NAME | COUNT | AT LEAST | NUMBER |
| bark_max | 0 | 1 | 1 |
| bark[1] | 0 | 1 | 1 |
| bark[2] | 0 | 1 | 1 |
| bark[3] | 0 | 1 | 1 |
| bark[4] | 0 | 1 | 1 |
| bark[5] | 0 | 1 | 1 |
| bark[6] | 0 | 1 | 1 |
| bark[7] | 0 | 1 | 1 |
| bark[8] | 0 | 1 | 1 |
| bark[9] | 0 | 1 | 1 |
| bark[10] | 0 | 1 | 1 |
| bark[11] | 0 | 1 | 1 |
| bark[12] | 0 | 1 | 1 |
| bark[13] | 0 | 1 | 1 |
| bark[14] | 0 | 1 | 1 |
| bark[15] | 0 | 1 | 1 |
| bark[16] | 0 | 1 | 1 |
| bark[17] | 0 | 1 | 1 |
| bark[18] | 0 | 1 | 1 |
| bark[19] | 0 | 1 | 1 |
| bark[20] | 0 | 1 | 1 |
| bark[21] | 0 | 1 | 1 |
| bark[22] | 0 | 1 | 1 |
| bark[23] | 0 | 1 | 1 |
| bark[24] | 0 | 1 | 1 |
| bark[25] | 0 | 1 | 1 |
| bark[26] | 0 | 1 | 1 |
| bark[27] | 0 | 1 | 1 |
| bark[28] | 0 | 1 | 1 |
| bark[29] | 0 | 1 | 1 |
| bark[30] | 0 | 1 | 1 |
| bark[31] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| bark[0] | 51709 | 1 | T1 | 224 | T2 | 1852 | T3 | 11 | |||
| bark_0 | 4730 | 1 | T1 | 7 | T2 | 88 | T3 | 7 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 32 | 2 | 5.88 |
| NAME | COUNT | AT LEAST | NUMBER |
| bite_max | 0 | 1 | 1 |
| bite[1] | 0 | 1 | 1 |
| bite[2] | 0 | 1 | 1 |
| bite[3] | 0 | 1 | 1 |
| bite[4] | 0 | 1 | 1 |
| bite[5] | 0 | 1 | 1 |
| bite[6] | 0 | 1 | 1 |
| bite[7] | 0 | 1 | 1 |
| bite[8] | 0 | 1 | 1 |
| bite[9] | 0 | 1 | 1 |
| bite[10] | 0 | 1 | 1 |
| bite[11] | 0 | 1 | 1 |
| bite[12] | 0 | 1 | 1 |
| bite[13] | 0 | 1 | 1 |
| bite[14] | 0 | 1 | 1 |
| bite[15] | 0 | 1 | 1 |
| bite[16] | 0 | 1 | 1 |
| bite[17] | 0 | 1 | 1 |
| bite[18] | 0 | 1 | 1 |
| bite[19] | 0 | 1 | 1 |
| bite[20] | 0 | 1 | 1 |
| bite[21] | 0 | 1 | 1 |
| bite[22] | 0 | 1 | 1 |
| bite[23] | 0 | 1 | 1 |
| bite[24] | 0 | 1 | 1 |
| bite[25] | 0 | 1 | 1 |
| bite[26] | 0 | 1 | 1 |
| bite[27] | 0 | 1 | 1 |
| bite[28] | 0 | 1 | 1 |
| bite[29] | 0 | 1 | 1 |
| bite[30] | 0 | 1 | 1 |
| bite[31] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| bite[0] | 51191 | 1 | T1 | 223 | T2 | 1843 | T3 | 10 | |||
| bite_0 | 5248 | 1 | T1 | 8 | T2 | 97 | T3 | 8 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins | 2 | 1 | 1 | 50.00 |
| NAME | COUNT | AT LEAST | NUMBER |
| [auto[1]] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| auto[0] | 56439 | 1 | T1 | 231 | T2 | 1940 | T3 | 18 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 34 | 1 | 33 | 97.06 |
| NAME | COUNT | AT LEAST | NUMBER |
| prescale_max | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| prescale[0] | 1214 | 1 | T1 | 19 | T4 | 40 | T5 | 24 | |||
| prescale[1] | 727 | 1 | T6 | 79 | T99 | 9 | T100 | 64 | |||
| prescale[2] | 926 | 1 | T2 | 30 | T31 | 19 | T35 | 116 | |||
| prescale[3] | 673 | 1 | T20 | 24 | T32 | 63 | T33 | 2 | |||
| prescale[4] | 844 | 1 | T2 | 99 | T4 | 19 | T6 | 32 | |||
| prescale[5] | 1005 | 1 | T2 | 85 | T6 | 50 | T37 | 9 | |||
| prescale[6] | 1191 | 1 | T2 | 176 | T5 | 55 | T6 | 91 | |||
| prescale[7] | 1252 | 1 | T4 | 164 | T6 | 2 | T32 | 19 | |||
| prescale[8] | 584 | 1 | T101 | 9 | T31 | 108 | T35 | 2 | |||
| prescale[9] | 1425 | 1 | T4 | 74 | T10 | 9 | T31 | 68 | |||
| prescale[10] | 857 | 1 | T2 | 76 | T4 | 37 | T6 | 2 | |||
| prescale[11] | 1269 | 1 | T1 | 33 | T2 | 45 | T4 | 19 | |||
| prescale[12] | 568 | 1 | T2 | 21 | T13 | 9 | T34 | 44 | |||
| prescale[13] | 1162 | 1 | T4 | 40 | T6 | 47 | T102 | 9 | |||
| prescale[14] | 529 | 1 | T2 | 45 | T4 | 179 | T32 | 19 | |||
| prescale[15] | 701 | 1 | T5 | 33 | T6 | 19 | T13 | 19 | |||
| prescale[16] | 1432 | 1 | T2 | 108 | T6 | 132 | T15 | 2 | |||
| prescale[17] | 1015 | 1 | T2 | 144 | T6 | 38 | T103 | 9 | |||
| prescale[18] | 787 | 1 | T30 | 24 | T104 | 23 | T105 | 168 | |||
| prescale[19] | 694 | 1 | T1 | 28 | T32 | 28 | T106 | 9 | |||
| prescale[20] | 1126 | 1 | T4 | 20 | T21 | 9 | T107 | 9 | |||
| prescale[21] | 651 | 1 | T2 | 126 | T4 | 2 | T6 | 68 | |||
| prescale[22] | 439 | 1 | T1 | 28 | T2 | 19 | T15 | 41 | |||
| prescale[23] | 688 | 1 | T2 | 37 | T4 | 80 | T6 | 11 | |||
| prescale[24] | 773 | 1 | T2 | 207 | T4 | 19 | T6 | 87 | |||
| prescale[25] | 1030 | 1 | T2 | 67 | T4 | 19 | T6 | 19 | |||
| prescale[26] | 782 | 1 | T13 | 32 | T30 | 37 | T31 | 124 | |||
| prescale[27] | 925 | 1 | T2 | 19 | T4 | 84 | T108 | 23 | |||
| prescale[28] | 757 | 1 | T2 | 19 | T6 | 2 | T30 | 2 | |||
| prescale[29] | 744 | 1 | T2 | 43 | T4 | 59 | T109 | 42 | |||
| prescale[30] | 1333 | 1 | T2 | 2 | T6 | 37 | T13 | 19 | |||
| prescale[31] | 1504 | 1 | T1 | 28 | T12 | 9 | T30 | 40 | |||
| prescale_0 | 26832 | 1 | T1 | 95 | T2 | 572 | T3 | 18 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Automatically Generated Bins | 2 | 0 | 2 | 100.00 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| auto[0] | 43649 | 1 | T1 | 119 | T2 | 1520 | T3 | 9 | |||
| auto[1] | 12790 | 1 | T1 | 112 | T2 | 420 | T3 | 9 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 1 | 0 | 1 | 100.00 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| wkup_cause_cleared | 56439 | 1 | T1 | 231 | T2 | 1940 | T3 | 18 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 66 | 64 | 2 | 3.03 |
| NAME | COUNT | AT LEAST | NUMBER |
| wkup_max | 0 | 1 | 1 |
| wkup[1] | 0 | 1 | 1 |
| wkup[2] | 0 | 1 | 1 |
| wkup[3] | 0 | 1 | 1 |
| wkup[4] | 0 | 1 | 1 |
| wkup[5] | 0 | 1 | 1 |
| wkup[6] | 0 | 1 | 1 |
| wkup[7] | 0 | 1 | 1 |
| wkup[8] | 0 | 1 | 1 |
| wkup[9] | 0 | 1 | 1 |
| wkup[10] | 0 | 1 | 1 |
| wkup[11] | 0 | 1 | 1 |
| wkup[12] | 0 | 1 | 1 |
| wkup[13] | 0 | 1 | 1 |
| wkup[14] | 0 | 1 | 1 |
| wkup[15] | 0 | 1 | 1 |
| wkup[16] | 0 | 1 | 1 |
| wkup[17] | 0 | 1 | 1 |
| wkup[18] | 0 | 1 | 1 |
| wkup[19] | 0 | 1 | 1 |
| wkup[20] | 0 | 1 | 1 |
| wkup[21] | 0 | 1 | 1 |
| wkup[22] | 0 | 1 | 1 |
| wkup[23] | 0 | 1 | 1 |
| wkup[24] | 0 | 1 | 1 |
| wkup[25] | 0 | 1 | 1 |
| wkup[26] | 0 | 1 | 1 |
| wkup[27] | 0 | 1 | 1 |
| wkup[28] | 0 | 1 | 1 |
| wkup[29] | 0 | 1 | 1 |
| wkup[30] | 0 | 1 | 1 |
| wkup[31] | 0 | 1 | 1 |
| wkup[32] | 0 | 1 | 1 |
| wkup[33] | 0 | 1 | 1 |
| wkup[34] | 0 | 1 | 1 |
| wkup[35] | 0 | 1 | 1 |
| wkup[36] | 0 | 1 | 1 |
| wkup[37] | 0 | 1 | 1 |
| wkup[38] | 0 | 1 | 1 |
| wkup[39] | 0 | 1 | 1 |
| wkup[40] | 0 | 1 | 1 |
| wkup[41] | 0 | 1 | 1 |
| wkup[42] | 0 | 1 | 1 |
| wkup[43] | 0 | 1 | 1 |
| wkup[44] | 0 | 1 | 1 |
| wkup[45] | 0 | 1 | 1 |
| wkup[46] | 0 | 1 | 1 |
| wkup[47] | 0 | 1 | 1 |
| wkup[48] | 0 | 1 | 1 |
| wkup[49] | 0 | 1 | 1 |
| wkup[50] | 0 | 1 | 1 |
| wkup[51] | 0 | 1 | 1 |
| wkup[52] | 0 | 1 | 1 |
| wkup[53] | 0 | 1 | 1 |
| wkup[54] | 0 | 1 | 1 |
| wkup[55] | 0 | 1 | 1 |
| wkup[56] | 0 | 1 | 1 |
| wkup[57] | 0 | 1 | 1 |
| wkup[58] | 0 | 1 | 1 |
| wkup[59] | 0 | 1 | 1 |
| wkup[60] | 0 | 1 | 1 |
| wkup[61] | 0 | 1 | 1 |
| wkup[62] | 0 | 1 | 1 |
| wkup[63] | 0 | 1 | 1 |
| NAME | COUNT | AT LEAST | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| wkup[0] | 52726 | 1 | T1 | 226 | T2 | 1870 | T3 | 13 | |||
| wkup_0 | 3713 | 1 | T1 | 5 | T2 | 70 | T3 | 5 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |