Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
3520 |
1 |
|
T1 |
22 |
|
T2 |
72 |
|
T3 |
4 |
all_pins[1] |
3520 |
1 |
|
T1 |
22 |
|
T2 |
72 |
|
T3 |
4 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
4731 |
1 |
|
T1 |
28 |
|
T2 |
89 |
|
T3 |
4 |
values[0x1] |
2309 |
1 |
|
T1 |
16 |
|
T2 |
55 |
|
T3 |
4 |
transitions[0x0=>0x1] |
1704 |
1 |
|
T1 |
13 |
|
T2 |
38 |
|
T3 |
3 |
transitions[0x1=>0x0] |
1639 |
1 |
|
T1 |
12 |
|
T2 |
38 |
|
T3 |
2 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
2673 |
1 |
|
T1 |
16 |
|
T2 |
50 |
|
T3 |
2 |
all_pins[0] |
values[0x1] |
847 |
1 |
|
T1 |
6 |
|
T2 |
22 |
|
T3 |
2 |
all_pins[0] |
transitions[0x0=>0x1] |
446 |
1 |
|
T1 |
3 |
|
T2 |
12 |
|
T3 |
1 |
all_pins[0] |
transitions[0x1=>0x0] |
1061 |
1 |
|
T1 |
7 |
|
T2 |
23 |
|
T3 |
1 |
all_pins[1] |
values[0x0] |
2058 |
1 |
|
T1 |
12 |
|
T2 |
39 |
|
T3 |
2 |
all_pins[1] |
values[0x1] |
1462 |
1 |
|
T1 |
10 |
|
T2 |
33 |
|
T3 |
2 |
all_pins[1] |
transitions[0x0=>0x1] |
1258 |
1 |
|
T1 |
10 |
|
T2 |
26 |
|
T3 |
2 |
all_pins[1] |
transitions[0x1=>0x0] |
578 |
1 |
|
T1 |
5 |
|
T2 |
15 |
|
T3 |
1 |