Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
3397 |
1 |
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
41 |
all_pins[1] |
3397 |
1 |
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
41 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
4780 |
1 |
|
T1 |
5 |
|
T2 |
5 |
|
T3 |
53 |
values[0x1] |
2014 |
1 |
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
29 |
transitions[0x0=>0x1] |
1607 |
1 |
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
22 |
transitions[0x1=>0x0] |
1552 |
1 |
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
22 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
2800 |
1 |
|
T1 |
3 |
|
T2 |
3 |
|
T3 |
31 |
all_pins[0] |
values[0x1] |
597 |
1 |
|
T3 |
10 |
|
T4 |
10 |
|
T5 |
2 |
all_pins[0] |
transitions[0x0=>0x1] |
333 |
1 |
|
T3 |
5 |
|
T4 |
6 |
|
T5 |
1 |
all_pins[0] |
transitions[0x1=>0x0] |
1153 |
1 |
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
14 |
all_pins[1] |
values[0x0] |
1980 |
1 |
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
22 |
all_pins[1] |
values[0x1] |
1417 |
1 |
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
19 |
all_pins[1] |
transitions[0x0=>0x1] |
1274 |
1 |
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
17 |
all_pins[1] |
transitions[0x1=>0x0] |
399 |
1 |
|
T3 |
8 |
|
T4 |
7 |
|
T5 |
2 |