Summary for Variable cp_intr_pin
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
3663 |
1 |
|
T1 |
3 |
|
T2 |
27 |
|
T3 |
33 |
all_pins[1] |
3663 |
1 |
|
T1 |
3 |
|
T2 |
27 |
|
T3 |
33 |
Summary for Variable cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
NAME | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0x0] |
5190 |
1 |
|
T1 |
5 |
|
T2 |
39 |
|
T3 |
50 |
values[0x1] |
2136 |
1 |
|
T1 |
1 |
|
T2 |
15 |
|
T3 |
16 |
transitions[0x0=>0x1] |
1741 |
1 |
|
T1 |
1 |
|
T2 |
13 |
|
T3 |
16 |
transitions[0x1=>0x0] |
1692 |
1 |
|
T1 |
1 |
|
T2 |
13 |
|
T3 |
16 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_pins[0] |
values[0x0] |
3076 |
1 |
|
T1 |
3 |
|
T2 |
23 |
|
T3 |
33 |
all_pins[0] |
values[0x1] |
587 |
1 |
|
T2 |
4 |
|
T4 |
3 |
|
T5 |
4 |
all_pins[0] |
transitions[0x0=>0x1] |
318 |
1 |
|
T2 |
3 |
|
T4 |
2 |
|
T5 |
2 |
all_pins[0] |
transitions[0x1=>0x0] |
1280 |
1 |
|
T1 |
1 |
|
T2 |
10 |
|
T3 |
16 |
all_pins[1] |
values[0x0] |
2114 |
1 |
|
T1 |
2 |
|
T2 |
16 |
|
T3 |
17 |
all_pins[1] |
values[0x1] |
1549 |
1 |
|
T1 |
1 |
|
T2 |
11 |
|
T3 |
16 |
all_pins[1] |
transitions[0x0=>0x1] |
1423 |
1 |
|
T1 |
1 |
|
T2 |
10 |
|
T3 |
16 |
all_pins[1] |
transitions[0x1=>0x0] |
412 |
1 |
|
T2 |
3 |
|
T4 |
2 |
|
T5 |
4 |