Group : cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=1}
dashboard | hierarchy | modlist | groups | tests | asserts


Summary for Group cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=1}

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 6 0 6 100.00
Crosses 8 0 8 100.00


Variables for Group cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=1}
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_intr_pin 2 0 2 100.00 100 1 1 0
cp_intr_pin_value 4 0 4 100.00 100 1 1 0


Crosses for Group cip_base_pkg::intr_pins_cg::SHAPE{(num_interrupts - 1)=1}
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
cp_intr_pins_all_values 8 0 8 100.00 100 1 1 0


Summary for Variable cp_intr_pin

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 2 0 2 100.00


User Defined Bins for cp_intr_pin

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
all_pins[0] 2865 1 T1 4 T2 3 T3 3
all_pins[1] 2865 1 T1 4 T2 3 T3 3



Summary for Variable cp_intr_pin_value

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 4 0 4 100.00


User Defined Bins for cp_intr_pin_value

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
values[0x0] 4092 1 T1 6 T2 5 T3 5
values[0x1] 1638 1 T1 2 T2 1 T3 1
transitions[0x0=>0x1] 1323 1 T1 2 T2 1 T3 1
transitions[0x1=>0x0] 1278 1 T1 2 T2 1 T3 1



Summary for Cross cp_intr_pins_all_values

Samples crossed: cp_intr_pin cp_intr_pin_value
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 8 0 8 100.00


Automatically Generated Cross Bins for cp_intr_pins_all_values

Bins
cp_intr_pincp_intr_pin_valueCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
all_pins[0] values[0x0] 2404 1 T1 4 T2 3 T3 3
all_pins[0] values[0x1] 461 1 T10 1 T12 6 T22 2
all_pins[0] transitions[0x0=>0x1] 245 1 T12 3 T22 1 T14 2
all_pins[0] transitions[0x1=>0x0] 961 1 T1 2 T2 1 T3 1
all_pins[1] values[0x0] 1688 1 T1 2 T2 2 T3 2
all_pins[1] values[0x1] 1177 1 T1 2 T2 1 T3 1
all_pins[1] transitions[0x0=>0x1] 1078 1 T1 2 T2 1 T3 1
all_pins[1] transitions[0x1=>0x0] 317 1 T12 4 T22 1 T14 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%