Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=1,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=0,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=6,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Line Coverage for Module :
prim_mubi4_sync ( parameter NumCopies=1,AsyncOn=1,StabilityCheck=0,ResetValue=9 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Module :
prim_mubi4_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Module :
prim_mubi4_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Module :
prim_mubi4_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22484 |
22484 |
0 |
0 |
T1 |
28 |
28 |
0 |
0 |
T5 |
28 |
28 |
0 |
0 |
T7 |
28 |
28 |
0 |
0 |
T8 |
28 |
28 |
0 |
0 |
T17 |
28 |
28 |
0 |
0 |
T18 |
28 |
28 |
0 |
0 |
T19 |
28 |
28 |
0 |
0 |
T20 |
28 |
28 |
0 |
0 |
T21 |
28 |
28 |
0 |
0 |
T26 |
28 |
28 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
14833141 |
14803323 |
0 |
0 |
T5 |
4557689 |
4555272 |
0 |
0 |
T7 |
84182 |
81821 |
0 |
0 |
T8 |
56656 |
55087 |
0 |
0 |
T17 |
71554 |
69025 |
0 |
0 |
T18 |
60795 |
57707 |
0 |
0 |
T19 |
115346 |
113462 |
0 |
0 |
T20 |
102792 |
97044 |
0 |
0 |
T21 |
112411 |
110190 |
0 |
0 |
T26 |
96748 |
94262 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
910224276 |
896623128 |
0 |
14454 |
T1 |
3383892 |
3376548 |
0 |
18 |
T5 |
1163556 |
1162950 |
0 |
18 |
T7 |
7836 |
7572 |
0 |
18 |
T8 |
5256 |
5082 |
0 |
18 |
T17 |
6444 |
6180 |
0 |
18 |
T18 |
7956 |
7488 |
0 |
18 |
T19 |
5118 |
4998 |
0 |
18 |
T20 |
23628 |
22170 |
0 |
18 |
T21 |
10800 |
10554 |
0 |
18 |
T26 |
9030 |
8736 |
0 |
18 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
16863 |
T1 |
3970907 |
3962115 |
0 |
21 |
T5 |
1135641 |
1134939 |
0 |
21 |
T7 |
29613 |
28672 |
0 |
21 |
T8 |
19881 |
19253 |
0 |
21 |
T17 |
25315 |
24301 |
0 |
21 |
T18 |
19968 |
18819 |
0 |
21 |
T19 |
44039 |
43146 |
0 |
21 |
T20 |
27409 |
25717 |
0 |
21 |
T21 |
39327 |
38465 |
0 |
21 |
T26 |
32879 |
31858 |
0 |
21 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
192590 |
0 |
0 |
T1 |
3970907 |
586 |
0 |
0 |
T2 |
0 |
1017 |
0 |
0 |
T5 |
1135641 |
4 |
0 |
0 |
T6 |
97669 |
0 |
0 |
0 |
T7 |
21776 |
28 |
0 |
0 |
T8 |
19881 |
45 |
0 |
0 |
T17 |
25315 |
12 |
0 |
0 |
T18 |
19968 |
70 |
0 |
0 |
T19 |
44039 |
12 |
0 |
0 |
T20 |
27409 |
125 |
0 |
0 |
T21 |
39327 |
179 |
0 |
0 |
T26 |
32879 |
127 |
0 |
0 |
T27 |
0 |
432 |
0 |
0 |
T29 |
0 |
112 |
0 |
0 |
T105 |
0 |
85 |
0 |
0 |
T106 |
0 |
41 |
0 |
0 |
T107 |
0 |
91 |
0 |
0 |
T108 |
0 |
129 |
0 |
0 |
T109 |
0 |
25 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
7478342 |
7464348 |
0 |
0 |
T5 |
2258492 |
2257344 |
0 |
0 |
T7 |
46733 |
45538 |
0 |
0 |
T8 |
31519 |
30713 |
0 |
0 |
T17 |
39795 |
38505 |
0 |
0 |
T18 |
32871 |
31361 |
0 |
0 |
T19 |
66189 |
65279 |
0 |
0 |
T20 |
51755 |
49118 |
0 |
0 |
T21 |
62284 |
61132 |
0 |
0 |
T26 |
54839 |
53629 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
Branch Coverage for Instance : tb.dut.u_io_step_down_req_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_io_step_down_req_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
561588074 |
557732575 |
0 |
0 |
T1 |
540943 |
539743 |
0 |
0 |
T5 |
140085 |
139992 |
0 |
0 |
T7 |
5225 |
5063 |
0 |
0 |
T8 |
3509 |
3402 |
0 |
0 |
T17 |
4483 |
4308 |
0 |
0 |
T18 |
3352 |
3162 |
0 |
0 |
T19 |
8193 |
8031 |
0 |
0 |
T20 |
3781 |
3550 |
0 |
0 |
T21 |
6915 |
6766 |
0 |
0 |
T26 |
5781 |
5605 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
561588074 |
557725825 |
0 |
2409 |
T1 |
540943 |
539719 |
0 |
3 |
T5 |
140085 |
139989 |
0 |
3 |
T7 |
5225 |
5060 |
0 |
3 |
T8 |
3509 |
3399 |
0 |
3 |
T17 |
4483 |
4305 |
0 |
3 |
T18 |
3352 |
3159 |
0 |
3 |
T19 |
8193 |
8028 |
0 |
3 |
T20 |
3781 |
3547 |
0 |
3 |
T21 |
6915 |
6763 |
0 |
3 |
T26 |
5781 |
5602 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
561588074 |
27625 |
0 |
0 |
T1 |
540943 |
78 |
0 |
0 |
T2 |
0 |
433 |
0 |
0 |
T5 |
140085 |
0 |
0 |
0 |
T6 |
55513 |
0 |
0 |
0 |
T8 |
3509 |
7 |
0 |
0 |
T17 |
4483 |
0 |
0 |
0 |
T18 |
3352 |
0 |
0 |
0 |
T19 |
8193 |
0 |
0 |
0 |
T20 |
3781 |
0 |
0 |
0 |
T21 |
6915 |
0 |
0 |
0 |
T26 |
5781 |
28 |
0 |
0 |
T27 |
0 |
178 |
0 |
0 |
T29 |
0 |
48 |
0 |
0 |
T105 |
0 |
32 |
0 |
0 |
T106 |
0 |
20 |
0 |
0 |
T107 |
0 |
46 |
0 |
0 |
T108 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_div_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_io_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149437188 |
0 |
2409 |
T1 |
563982 |
562758 |
0 |
3 |
T5 |
193926 |
193825 |
0 |
3 |
T7 |
1306 |
1262 |
0 |
3 |
T8 |
876 |
847 |
0 |
3 |
T17 |
1074 |
1030 |
0 |
3 |
T18 |
1326 |
1248 |
0 |
3 |
T19 |
853 |
833 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
1800 |
1759 |
0 |
3 |
T26 |
1505 |
1456 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
17279 |
0 |
0 |
T1 |
563982 |
44 |
0 |
0 |
T2 |
0 |
281 |
0 |
0 |
T5 |
193926 |
0 |
0 |
0 |
T6 |
21078 |
0 |
0 |
0 |
T8 |
876 |
12 |
0 |
0 |
T17 |
1074 |
0 |
0 |
0 |
T18 |
1326 |
0 |
0 |
0 |
T19 |
853 |
0 |
0 |
0 |
T20 |
3938 |
0 |
0 |
0 |
T21 |
1800 |
0 |
0 |
0 |
T26 |
1505 |
24 |
0 |
0 |
T27 |
0 |
125 |
0 |
0 |
T29 |
0 |
39 |
0 |
0 |
T105 |
0 |
22 |
0 |
0 |
T107 |
0 |
3 |
0 |
0 |
T108 |
0 |
22 |
0 |
0 |
T109 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T8,T26,T1 |
Branch Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T26,T1 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clkmgr_byp.u_all_ack_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149437188 |
0 |
2409 |
T1 |
563982 |
562758 |
0 |
3 |
T5 |
193926 |
193825 |
0 |
3 |
T7 |
1306 |
1262 |
0 |
3 |
T8 |
876 |
847 |
0 |
3 |
T17 |
1074 |
1030 |
0 |
3 |
T18 |
1326 |
1248 |
0 |
3 |
T19 |
853 |
833 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
1800 |
1759 |
0 |
3 |
T26 |
1505 |
1456 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
19635 |
0 |
0 |
T1 |
563982 |
54 |
0 |
0 |
T2 |
0 |
303 |
0 |
0 |
T5 |
193926 |
0 |
0 |
0 |
T6 |
21078 |
0 |
0 |
0 |
T8 |
876 |
12 |
0 |
0 |
T17 |
1074 |
0 |
0 |
0 |
T18 |
1326 |
0 |
0 |
0 |
T19 |
853 |
0 |
0 |
0 |
T20 |
3938 |
0 |
0 |
0 |
T21 |
1800 |
0 |
0 |
0 |
T26 |
1505 |
35 |
0 |
0 |
T27 |
0 |
129 |
0 |
0 |
T29 |
0 |
25 |
0 |
0 |
T105 |
0 |
31 |
0 |
0 |
T106 |
0 |
21 |
0 |
0 |
T107 |
0 |
42 |
0 |
0 |
T108 |
0 |
39 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
593666112 |
0 |
0 |
T1 |
575500 |
574773 |
0 |
0 |
T5 |
151926 |
151857 |
0 |
0 |
T7 |
5444 |
5332 |
0 |
0 |
T8 |
3655 |
3572 |
0 |
0 |
T17 |
4671 |
4544 |
0 |
0 |
T18 |
3491 |
3380 |
0 |
0 |
T19 |
8535 |
8481 |
0 |
0 |
T20 |
3938 |
3841 |
0 |
0 |
T21 |
7203 |
7077 |
0 |
0 |
T26 |
6022 |
5939 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
593666112 |
0 |
0 |
T1 |
575500 |
574773 |
0 |
0 |
T5 |
151926 |
151857 |
0 |
0 |
T7 |
5444 |
5332 |
0 |
0 |
T8 |
3655 |
3572 |
0 |
0 |
T17 |
4671 |
4544 |
0 |
0 |
T18 |
3491 |
3380 |
0 |
0 |
T19 |
8535 |
8481 |
0 |
0 |
T20 |
3938 |
3841 |
0 |
0 |
T21 |
7203 |
7077 |
0 |
0 |
T26 |
6022 |
5939 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
561588074 |
559663470 |
0 |
0 |
T1 |
540943 |
540249 |
0 |
0 |
T5 |
140085 |
140019 |
0 |
0 |
T7 |
5225 |
5118 |
0 |
0 |
T8 |
3509 |
3429 |
0 |
0 |
T17 |
4483 |
4362 |
0 |
0 |
T18 |
3352 |
3244 |
0 |
0 |
T19 |
8193 |
8141 |
0 |
0 |
T20 |
3781 |
3687 |
0 |
0 |
T21 |
6915 |
6794 |
0 |
0 |
T26 |
5781 |
5701 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
561588074 |
559663470 |
0 |
0 |
T1 |
540943 |
540249 |
0 |
0 |
T5 |
140085 |
140019 |
0 |
0 |
T7 |
5225 |
5118 |
0 |
0 |
T8 |
3509 |
3429 |
0 |
0 |
T17 |
4483 |
4362 |
0 |
0 |
T18 |
3352 |
3244 |
0 |
0 |
T19 |
8193 |
8141 |
0 |
0 |
T20 |
3781 |
3687 |
0 |
0 |
T21 |
6915 |
6794 |
0 |
0 |
T26 |
5781 |
5701 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
280164740 |
280164740 |
0 |
0 |
T1 |
270348 |
270348 |
0 |
0 |
T5 |
70010 |
70010 |
0 |
0 |
T7 |
2559 |
2559 |
0 |
0 |
T8 |
1817 |
1817 |
0 |
0 |
T17 |
2181 |
2181 |
0 |
0 |
T18 |
1622 |
1622 |
0 |
0 |
T19 |
4071 |
4071 |
0 |
0 |
T20 |
1844 |
1844 |
0 |
0 |
T21 |
3397 |
3397 |
0 |
0 |
T26 |
4686 |
4686 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
280164740 |
280164740 |
0 |
0 |
T1 |
270348 |
270348 |
0 |
0 |
T5 |
70010 |
70010 |
0 |
0 |
T7 |
2559 |
2559 |
0 |
0 |
T8 |
1817 |
1817 |
0 |
0 |
T17 |
2181 |
2181 |
0 |
0 |
T18 |
1622 |
1622 |
0 |
0 |
T19 |
4071 |
4071 |
0 |
0 |
T20 |
1844 |
1844 |
0 |
0 |
T21 |
3397 |
3397 |
0 |
0 |
T26 |
4686 |
4686 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140081788 |
140081788 |
0 |
0 |
T1 |
135174 |
135174 |
0 |
0 |
T5 |
35005 |
35005 |
0 |
0 |
T7 |
1280 |
1280 |
0 |
0 |
T8 |
908 |
908 |
0 |
0 |
T17 |
1091 |
1091 |
0 |
0 |
T18 |
811 |
811 |
0 |
0 |
T19 |
2035 |
2035 |
0 |
0 |
T20 |
922 |
922 |
0 |
0 |
T21 |
1699 |
1699 |
0 |
0 |
T26 |
2342 |
2342 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140081788 |
140081788 |
0 |
0 |
T1 |
135174 |
135174 |
0 |
0 |
T5 |
35005 |
35005 |
0 |
0 |
T7 |
1280 |
1280 |
0 |
0 |
T8 |
908 |
908 |
0 |
0 |
T17 |
1091 |
1091 |
0 |
0 |
T18 |
811 |
811 |
0 |
0 |
T19 |
2035 |
2035 |
0 |
0 |
T20 |
922 |
922 |
0 |
0 |
T21 |
1699 |
1699 |
0 |
0 |
T26 |
2342 |
2342 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_root_ctrl.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
285687614 |
284719124 |
0 |
0 |
T1 |
270485 |
270136 |
0 |
0 |
T5 |
90206 |
90173 |
0 |
0 |
T7 |
2613 |
2559 |
0 |
0 |
T8 |
1754 |
1715 |
0 |
0 |
T17 |
2241 |
2181 |
0 |
0 |
T18 |
1675 |
1622 |
0 |
0 |
T19 |
4097 |
4071 |
0 |
0 |
T20 |
1890 |
1844 |
0 |
0 |
T21 |
3458 |
3397 |
0 |
0 |
T26 |
2890 |
2851 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
285687614 |
284719124 |
0 |
0 |
T1 |
270485 |
270136 |
0 |
0 |
T5 |
90206 |
90173 |
0 |
0 |
T7 |
2613 |
2559 |
0 |
0 |
T8 |
1754 |
1715 |
0 |
0 |
T17 |
2241 |
2181 |
0 |
0 |
T18 |
1675 |
1622 |
0 |
0 |
T19 |
4097 |
4071 |
0 |
0 |
T20 |
1890 |
1844 |
0 |
0 |
T21 |
3458 |
3397 |
0 |
0 |
T26 |
2890 |
2851 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 8 | 8 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
6 |
6 |
Assert Coverage for Instance : tb.dut.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149437188 |
0 |
2409 |
T1 |
563982 |
562758 |
0 |
3 |
T5 |
193926 |
193825 |
0 |
3 |
T7 |
1306 |
1262 |
0 |
3 |
T8 |
876 |
847 |
0 |
3 |
T17 |
1074 |
1030 |
0 |
3 |
T18 |
1326 |
1248 |
0 |
3 |
T19 |
853 |
833 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
1800 |
1759 |
0 |
3 |
T26 |
1505 |
1456 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149437188 |
0 |
2409 |
T1 |
563982 |
562758 |
0 |
3 |
T5 |
193926 |
193825 |
0 |
3 |
T7 |
1306 |
1262 |
0 |
3 |
T8 |
876 |
847 |
0 |
3 |
T17 |
1074 |
1030 |
0 |
3 |
T18 |
1326 |
1248 |
0 |
3 |
T19 |
853 |
833 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
1800 |
1759 |
0 |
3 |
T26 |
1505 |
1456 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div2_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149437188 |
0 |
2409 |
T1 |
563982 |
562758 |
0 |
3 |
T5 |
193926 |
193825 |
0 |
3 |
T7 |
1306 |
1262 |
0 |
3 |
T8 |
876 |
847 |
0 |
3 |
T17 |
1074 |
1030 |
0 |
3 |
T18 |
1326 |
1248 |
0 |
3 |
T19 |
853 |
833 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
1800 |
1759 |
0 |
3 |
T26 |
1505 |
1456 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_io_div4_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149437188 |
0 |
2409 |
T1 |
563982 |
562758 |
0 |
3 |
T5 |
193926 |
193825 |
0 |
3 |
T7 |
1306 |
1262 |
0 |
3 |
T8 |
876 |
847 |
0 |
3 |
T17 |
1074 |
1030 |
0 |
3 |
T18 |
1326 |
1248 |
0 |
3 |
T19 |
853 |
833 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
1800 |
1759 |
0 |
3 |
T26 |
1505 |
1456 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_main_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149437188 |
0 |
2409 |
T1 |
563982 |
562758 |
0 |
3 |
T5 |
193926 |
193825 |
0 |
3 |
T7 |
1306 |
1262 |
0 |
3 |
T8 |
876 |
847 |
0 |
3 |
T17 |
1074 |
1030 |
0 |
3 |
T18 |
1326 |
1248 |
0 |
3 |
T19 |
853 |
833 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
1800 |
1759 |
0 |
3 |
T26 |
1505 |
1456 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_usb_meas.u_calib_rdy_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149437188 |
0 |
2409 |
T1 |
563982 |
562758 |
0 |
3 |
T5 |
193926 |
193825 |
0 |
3 |
T7 |
1306 |
1262 |
0 |
3 |
T8 |
876 |
847 |
0 |
3 |
T17 |
1074 |
1030 |
0 |
3 |
T18 |
1326 |
1248 |
0 |
3 |
T19 |
853 |
833 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
1800 |
1759 |
0 |
3 |
T26 |
1505 |
1456 |
0 |
3 |
Line Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div4_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_div2_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_io_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_usb_peri_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151704046 |
149444077 |
0 |
0 |
T1 |
563982 |
562782 |
0 |
0 |
T5 |
193926 |
193828 |
0 |
0 |
T7 |
1306 |
1265 |
0 |
0 |
T8 |
876 |
850 |
0 |
0 |
T17 |
1074 |
1033 |
0 |
0 |
T18 |
1326 |
1251 |
0 |
0 |
T19 |
853 |
836 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
1800 |
1762 |
0 |
0 |
T26 |
1505 |
1459 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591625456 |
0 |
2409 |
T1 |
575500 |
574220 |
0 |
3 |
T5 |
151926 |
151825 |
0 |
3 |
T7 |
5444 |
5272 |
0 |
3 |
T8 |
3655 |
3540 |
0 |
3 |
T17 |
4671 |
4484 |
0 |
3 |
T18 |
3491 |
3291 |
0 |
3 |
T19 |
8535 |
8363 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
7203 |
7046 |
0 |
3 |
T26 |
6022 |
5836 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
32173 |
0 |
0 |
T1 |
575500 |
96 |
0 |
0 |
T5 |
151926 |
1 |
0 |
0 |
T7 |
5444 |
5 |
0 |
0 |
T8 |
3655 |
3 |
0 |
0 |
T17 |
4671 |
3 |
0 |
0 |
T18 |
3491 |
20 |
0 |
0 |
T19 |
8535 |
3 |
0 |
0 |
T20 |
3938 |
44 |
0 |
0 |
T21 |
7203 |
41 |
0 |
0 |
T26 |
6022 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_aes_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591625456 |
0 |
2409 |
T1 |
575500 |
574220 |
0 |
3 |
T5 |
151926 |
151825 |
0 |
3 |
T7 |
5444 |
5272 |
0 |
3 |
T8 |
3655 |
3540 |
0 |
3 |
T17 |
4671 |
4484 |
0 |
3 |
T18 |
3491 |
3291 |
0 |
3 |
T19 |
8535 |
8363 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
7203 |
7046 |
0 |
3 |
T26 |
6022 |
5836 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
31888 |
0 |
0 |
T1 |
575500 |
104 |
0 |
0 |
T5 |
151926 |
1 |
0 |
0 |
T7 |
5444 |
5 |
0 |
0 |
T8 |
3655 |
3 |
0 |
0 |
T17 |
4671 |
3 |
0 |
0 |
T18 |
3491 |
15 |
0 |
0 |
T19 |
8535 |
3 |
0 |
0 |
T20 |
3938 |
27 |
0 |
0 |
T21 |
7203 |
48 |
0 |
0 |
T26 |
6022 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_hmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591625456 |
0 |
2409 |
T1 |
575500 |
574220 |
0 |
3 |
T5 |
151926 |
151825 |
0 |
3 |
T7 |
5444 |
5272 |
0 |
3 |
T8 |
3655 |
3540 |
0 |
3 |
T17 |
4671 |
4484 |
0 |
3 |
T18 |
3491 |
3291 |
0 |
3 |
T19 |
8535 |
8363 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
7203 |
7046 |
0 |
3 |
T26 |
6022 |
5836 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
31956 |
0 |
0 |
T1 |
575500 |
103 |
0 |
0 |
T5 |
151926 |
1 |
0 |
0 |
T7 |
5444 |
1 |
0 |
0 |
T8 |
3655 |
5 |
0 |
0 |
T17 |
4671 |
3 |
0 |
0 |
T18 |
3491 |
24 |
0 |
0 |
T19 |
8535 |
3 |
0 |
0 |
T20 |
3938 |
24 |
0 |
0 |
T21 |
7203 |
44 |
0 |
0 |
T26 |
6022 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_kmac_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 6 | 6 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
CONT_ASSIGN | 96 | 1 | 1 | 100.00 |
ALWAYS | 117 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
96 |
4 |
4 |
117 |
1 |
1 |
168 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[0] : gen_flops.gen_stable_chks.mubi_q[0])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[1] : gen_flops.gen_stable_chks.mubi_q[1])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[2] : gen_flops.gen_stable_chks.mubi_q[2])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
LINE 96
EXPRESSION (((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ? gen_flops.gen_stable_chks.reset_value[3] : gen_flops.gen_stable_chks.mubi_q[3])
--------------------------------1--------------------------------
-1- | Status | Tests |
0 | Covered | T7,T8,T5 |
1 | Covered | T7,T8,T5 |
Branch Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
TERNARY |
96 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[0].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[1].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[2].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
LineNo. Expression
-1-: 96 ((|gen_flops.gen_stable_chks.gen_bufs_muxes[3].sig_unstable_buf)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T5 |
0 |
Covered |
T7,T8,T5 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_idle_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
gen_flops.gen_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591625456 |
0 |
2409 |
T1 |
575500 |
574220 |
0 |
3 |
T5 |
151926 |
151825 |
0 |
3 |
T7 |
5444 |
5272 |
0 |
3 |
T8 |
3655 |
3540 |
0 |
3 |
T17 |
4671 |
4484 |
0 |
3 |
T18 |
3491 |
3291 |
0 |
3 |
T19 |
8535 |
8363 |
0 |
3 |
T20 |
3938 |
3695 |
0 |
3 |
T21 |
7203 |
7046 |
0 |
3 |
T26 |
6022 |
5836 |
0 |
3 |
gen_flops.gen_stable_chks.OutputIfUnstable_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
32034 |
0 |
0 |
T1 |
575500 |
107 |
0 |
0 |
T5 |
151926 |
1 |
0 |
0 |
T7 |
5444 |
17 |
0 |
0 |
T8 |
3655 |
3 |
0 |
0 |
T17 |
4671 |
3 |
0 |
0 |
T18 |
3491 |
11 |
0 |
0 |
T19 |
8535 |
3 |
0 |
0 |
T20 |
3938 |
30 |
0 |
0 |
T21 |
7203 |
46 |
0 |
0 |
T26 |
6022 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 145 | 0 | 0 | |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
145 |
|
unreachable |
146 |
|
unreachable |
148 |
|
unreachable |
155 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_clk_main_otbn_trans.u_scanmode_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
803 |
803 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |
gen_no_flops.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
595694301 |
591632260 |
0 |
0 |
T1 |
575500 |
574244 |
0 |
0 |
T5 |
151926 |
151828 |
0 |
0 |
T7 |
5444 |
5275 |
0 |
0 |
T8 |
3655 |
3543 |
0 |
0 |
T17 |
4671 |
4487 |
0 |
0 |
T18 |
3491 |
3294 |
0 |
0 |
T19 |
8535 |
8366 |
0 |
0 |
T20 |
3938 |
3698 |
0 |
0 |
T21 |
7203 |
7049 |
0 |
0 |
T26 |
6022 |
5839 |
0 |
0 |