Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_lost_calib_regwen_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_lost_calib_regwen_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_lost_calib_regwen_sva_if 100.00 100.00



Module Instance : tb.dut.clkmgr_lost_calib_regwen_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : clkmgr_lost_calib_regwen_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 1 1 100.00 1 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 1 1 100.00 1 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
RegwenOff_A 151704046 17538745 0 55


RegwenOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151704046 17538745 0 55
T1 563982 139831 0 0
T2 0 913496 0 0
T3 0 17030 0 1
T6 21078 0 0 0
T10 0 6950 0 1
T11 0 9597 0 0
T12 0 14942 0 0
T13 0 8899 0 0
T14 0 23799 0 0
T15 0 47842 0 1
T16 0 100535 0 0
T17 1074 0 0 0
T18 1326 0 0 0
T19 853 0 0 0
T20 3938 0 0 0
T21 1800 0 0 0
T22 2005 0 0 0
T23 1467 0 0 0
T24 1582 0 0 0
T113 0 0 0 1
T114 0 0 0 1
T115 0 0 0 1
T116 0 0 0 1
T117 0 0 0 1
T118 0 0 0 1
T119 0 0 0 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%