Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : clkmgr_div_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.clkmgr_div2_sva_if 100.00 100.00 100.00 100.00
tb.dut.clkmgr_div4_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.clkmgr_div2_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.clkmgr_div4_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
98.63 100.00 93.15 100.00 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : clkmgr_div_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Module : clkmgr_div_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T5
10CoveredT8,T1,T27
11CoveredT8,T26,T1

Assert Coverage for Module : clkmgr_div_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 561588481 4464 0 0
g_div2.Div2Whole_A 561588481 5241 0 0
g_div4.Div4Stepped_A 280165139 4371 0 0
g_div4.Div4Whole_A 280165139 4955 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 561588481 4464 0 0
T1 540944 9 0 0
T2 0 68 0 0
T5 140085 0 0 0
T6 55513 0 0 0
T8 3509 1 0 0
T17 4484 0 0 0
T18 3352 0 0 0
T19 8194 0 0 0
T20 3782 0 0 0
T21 6915 0 0 0
T26 5781 9 0 0
T27 0 27 0 0
T29 0 9 0 0
T105 0 6 0 0
T106 0 3 0 0
T107 0 10 0 0
T108 0 5 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 561588481 5241 0 0
T1 540944 14 0 0
T2 0 86 0 0
T5 140085 0 0 0
T6 55513 0 0 0
T8 3509 1 0 0
T17 4484 0 0 0
T18 3352 0 0 0
T19 8194 0 0 0
T20 3782 0 0 0
T21 6915 0 0 0
T26 5781 7 0 0
T27 0 34 0 0
T29 0 11 0 0
T105 0 7 0 0
T106 0 3 0 0
T107 0 10 0 0
T108 0 8 0 0

g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 280165139 4371 0 0
T1 270349 9 0 0
T2 0 68 0 0
T5 70010 0 0 0
T6 27738 0 0 0
T8 1817 1 0 0
T17 2182 0 0 0
T18 1623 0 0 0
T19 4071 0 0 0
T20 1844 0 0 0
T21 3398 0 0 0
T26 4686 9 0 0
T27 0 24 0 0
T29 0 9 0 0
T105 0 6 0 0
T106 0 3 0 0
T107 0 10 0 0
T108 0 5 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 280165139 4955 0 0
T1 270349 14 0 0
T2 0 85 0 0
T5 70010 0 0 0
T6 27738 0 0 0
T8 1817 1 0 0
T17 2182 0 0 0
T18 1623 0 0 0
T19 4071 0 0 0
T20 1844 0 0 0
T21 3398 0 0 0
T26 4686 7 0 0
T27 0 28 0 0
T29 0 11 0 0
T105 0 7 0 0
T106 0 3 0 0
T107 0 10 0 0
T108 0 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div2_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T5
10CoveredT8,T1,T27
11CoveredT8,T26,T1

Assert Coverage for Instance : tb.dut.clkmgr_div2_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div2.Div2Stepped_A 561588481 4464 0 0
g_div2.Div2Whole_A 561588481 5241 0 0


g_div2.Div2Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 561588481 4464 0 0
T1 540944 9 0 0
T2 0 68 0 0
T5 140085 0 0 0
T6 55513 0 0 0
T8 3509 1 0 0
T17 4484 0 0 0
T18 3352 0 0 0
T19 8194 0 0 0
T20 3782 0 0 0
T21 6915 0 0 0
T26 5781 9 0 0
T27 0 27 0 0
T29 0 9 0 0
T105 0 6 0 0
T106 0 3 0 0
T107 0 10 0 0
T108 0 5 0 0

g_div2.Div2Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 561588481 5241 0 0
T1 540944 14 0 0
T2 0 86 0 0
T5 140085 0 0 0
T6 55513 0 0 0
T8 3509 1 0 0
T17 4484 0 0 0
T18 3352 0 0 0
T19 8194 0 0 0
T20 3782 0 0 0
T21 6915 0 0 0
T26 5781 7 0 0
T27 0 34 0 0
T29 0 11 0 0
T105 0 7 0 0
T106 0 3 0 0
T107 0 10 0 0
T108 0 8 0 0

Line Coverage for Instance : tb.dut.clkmgr_div4_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS2511100.00
ALWAYS2811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' or '../src/lowrisc_dv_clkmgr_sva_ifs_0.1/clkmgr_div_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
25 1 1
28 1 1


Cond Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       25
 EXPRESSION (div_step_down_req_i && ((!scanmode)))
             ---------1---------    ------2------
-1--2-StatusTests
01CoveredT7,T8,T5
10CoveredT8,T1,T27
11CoveredT8,T26,T1

Assert Coverage for Instance : tb.dut.clkmgr_div4_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
g_div4.Div4Stepped_A 280165139 4371 0 0
g_div4.Div4Whole_A 280165139 4955 0 0


g_div4.Div4Stepped_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 280165139 4371 0 0
T1 270349 9 0 0
T2 0 68 0 0
T5 70010 0 0 0
T6 27738 0 0 0
T8 1817 1 0 0
T17 2182 0 0 0
T18 1623 0 0 0
T19 4071 0 0 0
T20 1844 0 0 0
T21 3398 0 0 0
T26 4686 9 0 0
T27 0 24 0 0
T29 0 9 0 0
T105 0 6 0 0
T106 0 3 0 0
T107 0 10 0 0
T108 0 5 0 0

g_div4.Div4Whole_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 280165139 4955 0 0
T1 270349 14 0 0
T2 0 85 0 0
T5 70010 0 0 0
T6 27738 0 0 0
T8 1817 1 0 0
T17 2182 0 0 0
T18 1623 0 0 0
T19 4071 0 0 0
T20 1844 0 0 0
T21 3398 0 0 0
T26 4686 7 0 0
T27 0 28 0 0
T29 0 11 0 0
T105 0 7 0 0
T106 0 3 0 0
T107 0 10 0 0
T108 0 8 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%