Summary for Variable cp_intr_pin
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins |
2 |
0 |
2 |
100.00 |
User Defined Bins for cp_intr_pin
Bins
| NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| all_pins[0] |
112074 |
1 |
|
|
T1 |
80 |
|
T2 |
35 |
|
T3 |
122 |
| all_pins[1] |
112074 |
1 |
|
|
T1 |
80 |
|
T2 |
35 |
|
T3 |
122 |
Summary for Variable cp_intr_pin_value
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins |
4 |
0 |
4 |
100.00 |
User Defined Bins for cp_intr_pin_value
Bins
| NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| values[0x0] |
213992 |
1 |
|
|
T1 |
160 |
|
T2 |
70 |
|
T3 |
244 |
| values[0x1] |
10156 |
1 |
|
|
T40 |
6 |
|
T41 |
27 |
|
T42 |
27 |
| transitions[0x0=>0x1] |
9317 |
1 |
|
|
T40 |
5 |
|
T41 |
27 |
|
T42 |
21 |
| transitions[0x1=>0x0] |
9337 |
1 |
|
|
T40 |
6 |
|
T41 |
27 |
|
T42 |
21 |
Summary for Cross cp_intr_pins_all_values
Samples crossed: cp_intr_pin cp_intr_pin_value
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
| Automatically Generated Cross Bins |
8 |
0 |
8 |
100.00 |
|
Automatically Generated Cross Bins for cp_intr_pins_all_values
Bins
| cp_intr_pin | cp_intr_pin_value | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
| all_pins[0] |
values[0x0] |
103711 |
1 |
|
|
T1 |
80 |
|
T2 |
35 |
|
T3 |
122 |
| all_pins[0] |
values[0x1] |
8363 |
1 |
|
|
T40 |
4 |
|
T41 |
26 |
|
T42 |
21 |
| all_pins[0] |
transitions[0x0=>0x1] |
7903 |
1 |
|
|
T40 |
4 |
|
T41 |
26 |
|
T42 |
18 |
| all_pins[0] |
transitions[0x1=>0x0] |
1333 |
1 |
|
|
T40 |
2 |
|
T41 |
1 |
|
T42 |
3 |
| all_pins[1] |
values[0x0] |
110281 |
1 |
|
|
T1 |
80 |
|
T2 |
35 |
|
T3 |
122 |
| all_pins[1] |
values[0x1] |
1793 |
1 |
|
|
T40 |
2 |
|
T41 |
1 |
|
T42 |
6 |
| all_pins[1] |
transitions[0x0=>0x1] |
1414 |
1 |
|
|
T40 |
1 |
|
T41 |
1 |
|
T42 |
3 |
| all_pins[1] |
transitions[0x1=>0x0] |
8004 |
1 |
|
|
T40 |
4 |
|
T41 |
26 |
|
T42 |
18 |