Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 28 | 77.78 |
ALWAYS | 65 | 4 | 4 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
ALWAYS | 98 | 7 | 4 | 57.14 |
ALWAYS | 112 | 7 | 4 | 57.14 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
ALWAYS | 137 | 2 | 1 | 50.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
79 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
102 |
1 |
1 |
103 |
0 |
1 |
104 |
0 |
1 |
106 |
0 |
1 |
|
|
|
MISSING_ELSE |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
115 |
|
unreachable |
116 |
1 |
1 |
117 |
0 |
1 |
118 |
0 |
1 |
120 |
0 |
1 |
|
|
|
MISSING_ELSE |
125 |
1 |
1 |
126 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
0 |
1 |
|
|
|
MISSING_ELSE |
155 |
0 |
1 |
156 |
1 |
1 |
162 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_reqfifo
| Total | Covered | Percent |
Conditions | 6 | 3 | 50.00 |
Logical | 6 | 3 | 50.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 83
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
10 |
50.00 |
TERNARY |
83 |
3 |
1 |
33.33 |
TERNARY |
160 |
2 |
1 |
50.00 |
IF |
65 |
3 |
3 |
100.00 |
IF |
98 |
5 |
2 |
40.00 |
IF |
112 |
5 |
2 |
40.00 |
IF |
137 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 83 (gen_normal_fifo.full) ?
-2-: 83 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 160 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 65 if ((!rst_ni))
-2-: 67 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 98 if ((!rst_ni))
-2-: 100 if (clr_i)
-3-: 102 if (gen_normal_fifo.fifo_incr_wptr)
-4-: 103 if ((gen_normal_fifo.fifo_wptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Not Covered |
|
0 |
0 |
1 |
0 |
Not Covered |
|
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 112 if ((!rst_ni))
-2-: 114 if (clr_i)
-3-: 116 if (gen_normal_fifo.fifo_incr_rptr)
-4-: 117 if ((gen_normal_fifo.fifo_rptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Not Covered |
|
0 |
0 |
1 |
0 |
Not Covered |
|
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 137 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 28 | 77.78 |
ALWAYS | 65 | 4 | 4 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
ALWAYS | 98 | 7 | 4 | 57.14 |
ALWAYS | 112 | 7 | 4 | 57.14 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
ALWAYS | 137 | 2 | 1 | 50.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
79 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
102 |
1 |
1 |
103 |
0 |
1 |
104 |
0 |
1 |
106 |
0 |
1 |
|
|
|
MISSING_ELSE |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
115 |
|
unreachable |
116 |
1 |
1 |
117 |
0 |
1 |
118 |
0 |
1 |
120 |
0 |
1 |
|
|
|
MISSING_ELSE |
125 |
1 |
1 |
126 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
0 |
1 |
|
|
|
MISSING_ELSE |
155 |
0 |
1 |
156 |
1 |
1 |
162 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 6 | 3 | 50.00 |
Logical | 6 | 3 | 50.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 83
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
10 |
50.00 |
TERNARY |
83 |
3 |
1 |
33.33 |
TERNARY |
160 |
2 |
1 |
50.00 |
IF |
65 |
3 |
3 |
100.00 |
IF |
98 |
5 |
2 |
40.00 |
IF |
112 |
5 |
2 |
40.00 |
IF |
137 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 83 (gen_normal_fifo.full) ?
-2-: 83 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 160 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 65 if ((!rst_ni))
-2-: 67 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 98 if ((!rst_ni))
-2-: 100 if (clr_i)
-3-: 102 if (gen_normal_fifo.fifo_incr_wptr)
-4-: 103 if ((gen_normal_fifo.fifo_wptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Not Covered |
|
0 |
0 |
1 |
0 |
Not Covered |
|
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 112 if ((!rst_ni))
-2-: 114 if (clr_i)
-3-: 116 if (gen_normal_fifo.fifo_incr_rptr)
-4-: 117 if ((gen_normal_fifo.fifo_rptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Not Covered |
|
0 |
0 |
1 |
0 |
Not Covered |
|
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 137 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 29 | 80.56 |
ALWAYS | 65 | 4 | 4 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
ALWAYS | 98 | 7 | 4 | 57.14 |
ALWAYS | 112 | 7 | 4 | 57.14 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
ALWAYS | 137 | 2 | 1 | 50.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
79 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
102 |
1 |
1 |
103 |
0 |
1 |
104 |
0 |
1 |
106 |
0 |
1 |
|
|
|
MISSING_ELSE |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
115 |
|
unreachable |
116 |
1 |
1 |
117 |
0 |
1 |
118 |
0 |
1 |
120 |
0 |
1 |
|
|
|
MISSING_ELSE |
125 |
1 |
1 |
126 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
0 |
1 |
|
|
|
MISSING_ELSE |
155 |
1 |
1 |
156 |
1 |
1 |
162 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_rspfifo
| Total | Covered | Percent |
Conditions | 11 | 5 | 45.45 |
Logical | 11 | 5 | 45.45 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 83
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 152
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 152
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 160
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
22 |
11 |
50.00 |
TERNARY |
83 |
3 |
1 |
33.33 |
TERNARY |
152 |
2 |
1 |
50.00 |
TERNARY |
160 |
2 |
1 |
50.00 |
IF |
65 |
3 |
3 |
100.00 |
IF |
98 |
5 |
2 |
40.00 |
IF |
112 |
5 |
2 |
40.00 |
IF |
137 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 83 (gen_normal_fifo.full) ?
-2-: 83 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 152 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 160 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 65 if ((!rst_ni))
-2-: 67 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 98 if ((!rst_ni))
-2-: 100 if (clr_i)
-3-: 102 if (gen_normal_fifo.fifo_incr_wptr)
-4-: 103 if ((gen_normal_fifo.fifo_wptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Not Covered |
|
0 |
0 |
1 |
0 |
Not Covered |
|
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 112 if ((!rst_ni))
-2-: 114 if (clr_i)
-3-: 116 if (gen_normal_fifo.fifo_incr_rptr)
-4-: 117 if ((gen_normal_fifo.fifo_rptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Not Covered |
|
0 |
0 |
1 |
0 |
Not Covered |
|
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 137 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.u_cfg.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 36 | 100.00 |
ALWAYS | 65 | 4 | 4 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
ALWAYS | 98 | 7 | 7 | 100.00 |
ALWAYS | 112 | 7 | 7 | 100.00 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
ALWAYS | 137 | 2 | 2 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
79 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
102 |
1 |
1 |
103 |
1 |
1 |
104 |
1 |
1 |
106 |
1 |
1 |
|
|
|
MISSING_ELSE |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
115 |
|
unreachable |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
120 |
1 |
1 |
|
|
|
MISSING_ELSE |
125 |
1 |
1 |
126 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
|
|
|
MISSING_ELSE |
155 |
1 |
1 |
156 |
1 |
1 |
162 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 6 | 6 | 100.00 |
Logical | 6 | 6 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 83
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
83 |
3 |
3 |
100.00 |
TERNARY |
160 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
IF |
98 |
5 |
4 |
80.00 |
IF |
112 |
5 |
4 |
80.00 |
IF |
137 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 83 (gen_normal_fifo.full) ?
-2-: 83 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 160 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((!rst_ni))
-2-: 67 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 98 if ((!rst_ni))
-2-: 100 if (clr_i)
-3-: 102 if (gen_normal_fifo.fifo_incr_wptr)
-4-: 103 if ((gen_normal_fifo.fifo_wptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 112 if ((!rst_ni))
-2-: 114 if (clr_i)
-3-: 116 if (gen_normal_fifo.fifo_incr_rptr)
-4-: 117 if ((gen_normal_fifo.fifo_rptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 137 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[0].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
1259864 |
0 |
0 |
T1 |
16544 |
3692 |
0 |
0 |
T2 |
218256 |
210622 |
0 |
0 |
T3 |
15128 |
982 |
0 |
0 |
T4 |
2443 |
516 |
0 |
0 |
T5 |
5310 |
1656 |
0 |
0 |
T6 |
11803 |
4588 |
0 |
0 |
T7 |
14566 |
777 |
0 |
0 |
T8 |
267592 |
266022 |
0 |
0 |
T9 |
541130 |
527454 |
0 |
0 |
T10 |
150985 |
1051 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
1259864 |
0 |
0 |
T1 |
16544 |
3692 |
0 |
0 |
T2 |
218256 |
210622 |
0 |
0 |
T3 |
15128 |
982 |
0 |
0 |
T4 |
2443 |
516 |
0 |
0 |
T5 |
5310 |
1656 |
0 |
0 |
T6 |
11803 |
4588 |
0 |
0 |
T7 |
14566 |
777 |
0 |
0 |
T8 |
267592 |
266022 |
0 |
0 |
T9 |
541130 |
527454 |
0 |
0 |
T10 |
150985 |
1051 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 36 | 100.00 |
ALWAYS | 65 | 4 | 4 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
ALWAYS | 98 | 7 | 7 | 100.00 |
ALWAYS | 112 | 7 | 7 | 100.00 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
ALWAYS | 137 | 2 | 2 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
79 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
102 |
1 |
1 |
103 |
1 |
1 |
104 |
1 |
1 |
106 |
1 |
1 |
|
|
|
MISSING_ELSE |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
115 |
|
unreachable |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
120 |
1 |
1 |
|
|
|
MISSING_ELSE |
125 |
1 |
1 |
126 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
|
|
|
MISSING_ELSE |
155 |
1 |
1 |
156 |
1 |
1 |
162 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Total | Covered | Percent |
Conditions | 6 | 6 | 100.00 |
Logical | 6 | 6 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 83
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
18 |
90.00 |
TERNARY |
83 |
3 |
3 |
100.00 |
TERNARY |
160 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
IF |
98 |
5 |
4 |
80.00 |
IF |
112 |
5 |
4 |
80.00 |
IF |
137 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 83 (gen_normal_fifo.full) ?
-2-: 83 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 160 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((!rst_ni))
-2-: 67 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 98 if ((!rst_ni))
-2-: 100 if (clr_i)
-3-: 102 if (gen_normal_fifo.fifo_incr_wptr)
-4-: 103 if ((gen_normal_fifo.fifo_wptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 112 if ((!rst_ni))
-2-: 114 if (clr_i)
-3-: 116 if (gen_normal_fifo.fifo_incr_rptr)
-4-: 117 if ((gen_normal_fifo.fifo_rptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 137 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.u_flash.gen_generic.u_impl_generic.gen_prim_flash_banks[1].u_prim_flash_bank.u_cmd_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
872721 |
0 |
0 |
T1 |
16544 |
4003 |
0 |
0 |
T2 |
218256 |
4339 |
0 |
0 |
T3 |
15128 |
7611 |
0 |
0 |
T4 |
2443 |
108 |
0 |
0 |
T6 |
11803 |
668 |
0 |
0 |
T7 |
14566 |
7184 |
0 |
0 |
T9 |
541130 |
5907 |
0 |
0 |
T10 |
150985 |
139760 |
0 |
0 |
T11 |
336289 |
332371 |
0 |
0 |
T12 |
5785 |
894 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
872721 |
0 |
0 |
T1 |
16544 |
4003 |
0 |
0 |
T2 |
218256 |
4339 |
0 |
0 |
T3 |
15128 |
7611 |
0 |
0 |
T4 |
2443 |
108 |
0 |
0 |
T6 |
11803 |
668 |
0 |
0 |
T7 |
14566 |
7184 |
0 |
0 |
T9 |
541130 |
5907 |
0 |
0 |
T10 |
150985 |
139760 |
0 |
0 |
T11 |
336289 |
332371 |
0 |
0 |
T12 |
5785 |
894 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 28 | 77.78 |
ALWAYS | 65 | 4 | 4 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
ALWAYS | 98 | 7 | 4 | 57.14 |
ALWAYS | 112 | 7 | 4 | 57.14 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 0 | 0.00 |
ALWAYS | 137 | 2 | 1 | 50.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
79 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
102 |
1 |
1 |
103 |
0 |
1 |
104 |
0 |
1 |
106 |
0 |
1 |
|
|
|
MISSING_ELSE |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
115 |
|
unreachable |
116 |
1 |
1 |
117 |
0 |
1 |
118 |
0 |
1 |
120 |
0 |
1 |
|
|
|
MISSING_ELSE |
125 |
1 |
1 |
126 |
1 |
1 |
134 |
0 |
1 |
137 |
1 |
1 |
138 |
0 |
1 |
|
|
|
MISSING_ELSE |
155 |
1 |
1 |
156 |
1 |
1 |
162 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Total | Covered | Percent |
Conditions | 11 | 5 | 45.45 |
Logical | 11 | 5 | 45.45 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 83
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
LINE 152
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 152
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 160
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
22 |
11 |
50.00 |
TERNARY |
83 |
3 |
1 |
33.33 |
TERNARY |
152 |
2 |
1 |
50.00 |
TERNARY |
160 |
2 |
1 |
50.00 |
IF |
65 |
3 |
3 |
100.00 |
IF |
98 |
5 |
2 |
40.00 |
IF |
112 |
5 |
2 |
40.00 |
IF |
137 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 83 (gen_normal_fifo.full) ?
-2-: 83 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 152 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 160 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 65 if ((!rst_ni))
-2-: 67 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 98 if ((!rst_ni))
-2-: 100 if (clr_i)
-3-: 102 if (gen_normal_fifo.fifo_incr_wptr)
-4-: 103 if ((gen_normal_fifo.fifo_wptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Not Covered |
|
0 |
0 |
1 |
0 |
Not Covered |
|
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 112 if ((!rst_ni))
-2-: 114 if (clr_i)
-3-: 116 if (gen_normal_fifo.fifo_incr_rptr)
-4-: 117 if ((gen_normal_fifo.fifo_rptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Not Covered |
|
0 |
0 |
1 |
0 |
Not Covered |
|
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 137 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_host_rsp_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.i_rsp_order_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 36 | 100.00 |
ALWAYS | 65 | 4 | 4 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
ALWAYS | 98 | 7 | 7 | 100.00 |
ALWAYS | 112 | 7 | 7 | 100.00 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
ALWAYS | 137 | 2 | 2 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
79 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
102 |
1 |
1 |
103 |
1 |
1 |
104 |
1 |
1 |
106 |
1 |
1 |
|
|
|
MISSING_ELSE |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
115 |
|
unreachable |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
120 |
1 |
1 |
|
|
|
MISSING_ELSE |
125 |
1 |
1 |
126 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
|
|
|
MISSING_ELSE |
155 |
1 |
1 |
156 |
1 |
1 |
162 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.i_rsp_order_fifo
| Total | Covered | Percent |
Conditions | 6 | 5 | 83.33 |
Logical | 6 | 5 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 83
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.i_rsp_order_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
17 |
85.00 |
TERNARY |
83 |
3 |
2 |
66.67 |
TERNARY |
160 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
IF |
98 |
5 |
4 |
80.00 |
IF |
112 |
5 |
4 |
80.00 |
IF |
137 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 83 (gen_normal_fifo.full) ?
-2-: 83 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 160 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((!rst_ni))
-2-: 67 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 98 if ((!rst_ni))
-2-: 100 if (clr_i)
-3-: 102 if (gen_normal_fifo.fifo_incr_wptr)
-4-: 103 if ((gen_normal_fifo.fifo_wptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 112 if ((!rst_ni))
-2-: 114 if (clr_i)
-3-: 116 if (gen_normal_fifo.fifo_incr_rptr)
-4-: 117 if ((gen_normal_fifo.fifo_rptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 137 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.i_rsp_order_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
8824 |
0 |
0 |
T1 |
16544 |
256 |
0 |
0 |
T2 |
218256 |
512 |
0 |
0 |
T3 |
15128 |
20 |
0 |
0 |
T5 |
5310 |
72 |
0 |
0 |
T6 |
11803 |
320 |
0 |
0 |
T7 |
14566 |
42 |
0 |
0 |
T10 |
150985 |
374 |
0 |
0 |
T11 |
336289 |
94 |
0 |
0 |
T12 |
5785 |
54 |
0 |
0 |
T27 |
70666 |
40 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
8824 |
0 |
0 |
T1 |
16544 |
256 |
0 |
0 |
T2 |
218256 |
512 |
0 |
0 |
T3 |
15128 |
20 |
0 |
0 |
T5 |
5310 |
72 |
0 |
0 |
T6 |
11803 |
320 |
0 |
0 |
T7 |
14566 |
42 |
0 |
0 |
T10 |
150985 |
374 |
0 |
0 |
T11 |
336289 |
94 |
0 |
0 |
T12 |
5785 |
54 |
0 |
0 |
T27 |
70666 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
TOTAL | | 36 | 36 | 100.00 |
ALWAYS | 65 | 4 | 4 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 83 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
ALWAYS | 98 | 7 | 7 | 100.00 |
ALWAYS | 112 | 7 | 7 | 100.00 |
CONT_ASSIGN | 125 | 1 | 1 | 100.00 |
CONT_ASSIGN | 126 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
ALWAYS | 137 | 2 | 2 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
66 |
1 |
1 |
67 |
1 |
1 |
68 |
1 |
1 |
|
|
|
MISSING_ELSE |
79 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
82 |
1 |
1 |
83 |
1 |
1 |
87 |
1 |
1 |
88 |
1 |
1 |
93 |
1 |
1 |
94 |
1 |
1 |
95 |
1 |
1 |
98 |
1 |
1 |
99 |
1 |
1 |
100 |
1 |
1 |
101 |
|
unreachable |
102 |
1 |
1 |
103 |
1 |
1 |
104 |
1 |
1 |
106 |
1 |
1 |
|
|
|
MISSING_ELSE |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
115 |
|
unreachable |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
120 |
1 |
1 |
|
|
|
MISSING_ELSE |
125 |
1 |
1 |
126 |
1 |
1 |
134 |
1 |
1 |
137 |
1 |
1 |
138 |
1 |
1 |
|
|
|
MISSING_ELSE |
155 |
1 |
1 |
156 |
1 |
1 |
162 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Total | Covered | Percent |
Conditions | 6 | 5 | 83.33 |
Logical | 6 | 5 | 83.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 83
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (2'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value)))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 83
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((2'(gen_normal_fifo.wptr_value) - 2'(gen_normal_fifo.rptr_value))) : (((2'(Depth) - 2'(gen_normal_fifo.rptr_value)) + 2'(gen_normal_fifo.wptr_value))))
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 160
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
17 |
85.00 |
TERNARY |
83 |
3 |
2 |
66.67 |
TERNARY |
160 |
2 |
2 |
100.00 |
IF |
65 |
3 |
3 |
100.00 |
IF |
98 |
5 |
4 |
80.00 |
IF |
112 |
5 |
4 |
80.00 |
IF |
137 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 83 (gen_normal_fifo.full) ?
-2-: 83 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Not Covered |
|
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 160 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 65 if ((!rst_ni))
-2-: 67 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 98 if ((!rst_ni))
-2-: 100 if (clr_i)
-3-: 102 if (gen_normal_fifo.fifo_incr_wptr)
-4-: 103 if ((gen_normal_fifo.fifo_wptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 112 if ((!rst_ni))
-2-: 114 if (clr_i)
-3-: 116 if (gen_normal_fifo.fifo_incr_rptr)
-4-: 117 if ((gen_normal_fifo.fifo_rptr[0] == 1'((Depth - 1))))
Branches:
-1- | -2- | -3- | -4- | Status | Tests |
1 |
- |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
- |
Not Covered |
|
0 |
0 |
1 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
0 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
- |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 137 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_eflash.gen_flash_cores[0].u_core.u_rd.u_rd_storage
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
4412 |
0 |
0 |
T1 |
16544 |
128 |
0 |
0 |
T2 |
218256 |
256 |
0 |
0 |
T3 |
15128 |
10 |
0 |
0 |
T5 |
5310 |
36 |
0 |
0 |
T6 |
11803 |
160 |
0 |
0 |
T7 |
14566 |
21 |
0 |
0 |
T10 |
150985 |
187 |
0 |
0 |
T11 |
336289 |
47 |
0 |
0 |
T12 |
5785 |
27 |
0 |
0 |
T27 |
70666 |
20 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
2398414 |
0 |
0 |
T1 |
16544 |
16482 |
0 |
0 |
T2 |
218256 |
218180 |
0 |
0 |
T3 |
15128 |
15056 |
0 |
0 |
T4 |
2443 |
2371 |
0 |
0 |
T5 |
5310 |
5215 |
0 |
0 |
T6 |
11803 |
11729 |
0 |
0 |
T7 |
14566 |
14492 |
0 |
0 |
T8 |
267592 |
267510 |
0 |
0 |
T9 |
541130 |
541047 |
0 |
0 |
T10 |
150985 |
150922 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2402452 |
4412 |
0 |
0 |
T1 |
16544 |
128 |
0 |
0 |
T2 |
218256 |
256 |
0 |
0 |
T3 |
15128 |
10 |
0 |
0 |
T5 |
5310 |
36 |
0 |
0 |
T6 |
11803 |
160 |
0 |
0 |
T7 |
14566 |
21 |
0 |
0 |
T10 |
150985 |
187 |
0 |
0 |
T11 |
336289 |
47 |
0 |
0 |
T12 |
5785 |
27 |
0 |
0 |
T27 |
70666 |
20 |
0 |
0 |