dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[2].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 403309349 3974443 0 0
DepthKnown_A 403309349 402320946 0 0
RvalidKnown_A 403309349 402320946 0 0
WreadyKnown_A 403309349 402320946 0 0
gen_passthru_fifo.paramCheckPass 1270 1270 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 3974443 0 0
T1 0 8 0 0
T2 0 43 0 0
T3 0 11725 0 0
T4 0 7168 0 0
T25 3204 15 0 0
T26 5843 0 0 0
T29 5221 280 0 0
T30 1322 0 0 0
T31 1257 0 0 0
T118 4359 0 0 0
T119 3136 0 0 0
T124 0 108 0 0
T125 0 65 0 0
T126 79567 0 0 0
T127 1546 0 0 0
T128 309115 0 0 0
T129 0 76 0 0
T130 0 186 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1270 1270 0 0
T14 1 1 0 0
T23 1 1 0 0
T24 1 1 0 0
T25 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 403309349 4662389 0 0
DepthKnown_A 403309349 402320946 0 0
RvalidKnown_A 403309349 402320946 0 0
WreadyKnown_A 403309349 402320946 0 0
gen_passthru_fifo.paramCheckPass 1270 1270 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 4662389 0 0
T1 0 8 0 0
T2 0 204 0 0
T3 0 5503 0 0
T4 0 32053 0 0
T25 3204 14 0 0
T26 5843 0 0 0
T29 5221 250 0 0
T30 1322 0 0 0
T31 1257 0 0 0
T118 4359 0 0 0
T119 3136 0 0 0
T124 0 83 0 0
T125 0 65 0 0
T126 79567 0 0 0
T127 1546 0 0 0
T128 309115 0 0 0
T129 0 62 0 0
T130 0 153 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1270 1270 0 0
T14 1 1 0 0
T23 1 1 0 0
T24 1 1 0 0
T25 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 403309349 25293903 0 0
DepthKnown_A 403309349 402320946 0 0
RvalidKnown_A 403309349 402320946 0 0
WreadyKnown_A 403309349 402320946 0 0
gen_passthru_fifo.paramCheckPass 1270 1270 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 25293903 0 0
T14 1468 142 0 0
T23 1202 12 0 0
T24 15630 2600 0 0
T25 3204 1733 0 0
T26 5843 4308 0 0
T27 1339 142 0 0
T28 988 13 0 0
T29 5221 2002 0 0
T30 1322 124 0 0
T31 1257 13 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1270 1270 0 0
T14 1 1 0 0
T23 1 1 0 0
T24 1 1 0 0
T25 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg_core.u_socket.gen_dfifo[2].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 403309349 32819265 0 0
DepthKnown_A 403309349 402320946 0 0
RvalidKnown_A 403309349 402320946 0 0
WreadyKnown_A 403309349 402320946 0 0
gen_passthru_fifo.paramCheckPass 1270 1270 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 32819265 0 0
T14 1468 142 0 0
T23 1202 62 0 0
T24 15630 2387 0 0
T25 3204 974 0 0
T26 5843 2289 0 0
T27 1339 142 0 0
T28 988 47 0 0
T29 5221 1311 0 0
T30 1322 124 0 0
T31 1257 77 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 403309349 402320946 0 0
T14 1468 1378 0 0
T23 1202 1116 0 0
T24 15630 15530 0 0
T25 3204 3103 0 0
T26 5843 5773 0 0
T27 1339 1288 0 0
T28 988 918 0 0
T29 5221 5149 0 0
T30 1322 1232 0 0
T31 1257 1191 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1270 1270 0 0
T14 1 1 0 0
T23 1 1 0 0
T24 1 1 0 0
T25 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%