SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
0.00 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
0.00 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
0.00 | 0.00 | u_data_intg_chk |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
0.00 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
0.00 | 0.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
0.00 | 0.00 | u_data_intg_chk |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
88.75 | 88.75 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
88.75 | 88.75 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
0.00 | 0.00 | u_data_intg_chk |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_tlul_data_integ_dec |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
0.00 | 0.00 | u_tlul_data_integ_dec |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
100.00 | 100.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | u_tlul_data_integ_dec |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 4 | 100.00 |
Total Bits | 160 | 160 | 100.00 |
Total Bits 0->1 | 80 | 80 | 100.00 |
Total Bits 1->0 | 80 | 80 | 100.00 |
Ports | 4 | 4 | 100.00 |
Port Bits | 160 | 160 | 100.00 |
Port Bits 0->1 | 80 | 80 | 100.00 |
Port Bits 1->0 | 80 | 80 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
syndrome_o[6:0] | Yes | Yes | T1,T2,T3 | Yes | T2,T3,T10 | OUTPUT |
err_o[1:0] | Yes | Yes | T2,T10,T9 | Yes | T2,T3,T10 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 0 | 0.00 |
Total Bits | 160 | 0 | 0.00 |
Total Bits 0->1 | 80 | 0 | 0.00 |
Total Bits 1->0 | 80 | 0 | 0.00 |
Ports | 4 | 0 | 0.00 |
Port Bits | 160 | 0 | 0.00 |
Port Bits 0->1 | 80 | 0 | 0.00 |
Port Bits 1->0 | 80 | 0 | 0.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | No | No | No | INPUT | ||
data_o[31:0] | No | No | No | OUTPUT | ||
syndrome_o[6:0] | No | No | No | OUTPUT | ||
err_o[1:0] | No | No | No | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 0 | 0.00 |
Total Bits | 160 | 0 | 0.00 |
Total Bits 0->1 | 80 | 0 | 0.00 |
Total Bits 1->0 | 80 | 0 | 0.00 |
Ports | 4 | 0 | 0.00 |
Port Bits | 160 | 0 | 0.00 |
Port Bits 0->1 | 80 | 0 | 0.00 |
Port Bits 1->0 | 80 | 0 | 0.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | No | No | No | INPUT | ||
data_o[31:0] | No | No | No | OUTPUT | ||
syndrome_o[6:0] | No | No | No | OUTPUT | ||
err_o[1:0] | No | No | No | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 2 | 50.00 |
Total Bits | 160 | 142 | 88.75 |
Total Bits 0->1 | 80 | 71 | 88.75 |
Total Bits 1->0 | 80 | 71 | 88.75 |
Ports | 4 | 2 | 50.00 |
Port Bits | 160 | 142 | 88.75 |
Port Bits 0->1 | 80 | 71 | 88.75 |
Port Bits 1->0 | 80 | 71 | 88.75 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T1,T2,T7 | Yes | T1,T2,T7 | INPUT |
data_o[31:0] | Yes | Yes | T1,T2,T7 | Yes | T1,T2,T7 | OUTPUT |
syndrome_o[6:0] | No | No | No | OUTPUT | ||
err_o[1:0] | No | No | No | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 4 | 100.00 |
Total Bits | 160 | 160 | 100.00 |
Total Bits 0->1 | 80 | 80 | 100.00 |
Total Bits 1->0 | 80 | 80 | 100.00 |
Ports | 4 | 4 | 100.00 |
Port Bits | 160 | 160 | 100.00 |
Port Bits 0->1 | 80 | 80 | 100.00 |
Port Bits 1->0 | 80 | 80 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
data_o[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
syndrome_o[6:0] | Yes | Yes | T2,T10,T4 | Yes | T2,T10,T4 | OUTPUT |
err_o[1:0] | Yes | Yes | T2,T10,T4 | Yes | T2,T10,T4 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 4 | 100.00 |
Total Bits | 160 | 160 | 100.00 |
Total Bits 0->1 | 80 | 80 | 100.00 |
Total Bits 1->0 | 80 | 80 | 100.00 |
Ports | 4 | 4 | 100.00 |
Port Bits | 160 | 160 | 100.00 |
Port Bits 0->1 | 80 | 80 | 100.00 |
Port Bits 1->0 | 80 | 80 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T2,T12,T5 | Yes | T2,T9,T12 | INPUT |
data_o[31:0] | Yes | Yes | T2,T12,T5 | Yes | T2,T9,T12 | OUTPUT |
syndrome_o[6:0] | Yes | Yes | T4,T5,T6 | Yes | T3,T4,T5 | OUTPUT |
err_o[1:0] | Yes | Yes | T2,T9,T4 | Yes | T4,T5,T6 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 4 | 4 | 100.00 |
Total Bits | 160 | 160 | 100.00 |
Total Bits 0->1 | 80 | 80 | 100.00 |
Total Bits 1->0 | 80 | 80 | 100.00 |
Ports | 4 | 4 | 100.00 |
Port Bits | 160 | 160 | 100.00 |
Port Bits 0->1 | 80 | 80 | 100.00 |
Port Bits 1->0 | 80 | 80 | 100.00 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
data_i[38:0] | Yes | Yes | T2,T3,T13 | Yes | T2,T8,T4 | INPUT |
data_o[31:0] | Yes | Yes | T2,T3,T13 | Yes | T2,T8,T4 | OUTPUT |
syndrome_o[6:0] | Yes | Yes | T1,T3,T11 | Yes | T4,T11,T5 | OUTPUT |
err_o[1:0] | Yes | Yes | T4,T11,T5 | Yes | T3,T4,T11 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |