Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348693 |
1 |
|
|
T32 |
5 |
|
T48 |
1128 |
|
T49 |
2239 |
auto[1] |
348436 |
1 |
|
|
T32 |
11 |
|
T48 |
1134 |
|
T49 |
2253 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348710 |
1 |
|
|
T32 |
12 |
|
T48 |
1138 |
|
T49 |
2234 |
auto[1] |
348419 |
1 |
|
|
T32 |
4 |
|
T48 |
1124 |
|
T49 |
2258 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174428 |
1 |
|
|
T32 |
3 |
|
T48 |
580 |
|
T49 |
1143 |
auto[0] |
auto[1] |
174265 |
1 |
|
|
T32 |
2 |
|
T48 |
548 |
|
T49 |
1096 |
auto[1] |
auto[0] |
174282 |
1 |
|
|
T32 |
9 |
|
T48 |
558 |
|
T49 |
1091 |
auto[1] |
auto[1] |
174154 |
1 |
|
|
T32 |
2 |
|
T48 |
576 |
|
T49 |
1162 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349068 |
1 |
|
|
T32 |
6 |
|
T48 |
1149 |
|
T49 |
2193 |
auto[1] |
348061 |
1 |
|
|
T32 |
10 |
|
T48 |
1113 |
|
T49 |
2299 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348365 |
1 |
|
|
T32 |
12 |
|
T48 |
1140 |
|
T49 |
2244 |
auto[1] |
348764 |
1 |
|
|
T32 |
4 |
|
T48 |
1122 |
|
T49 |
2248 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174416 |
1 |
|
|
T32 |
4 |
|
T48 |
575 |
|
T49 |
1096 |
auto[0] |
auto[1] |
174652 |
1 |
|
|
T32 |
2 |
|
T48 |
574 |
|
T49 |
1097 |
auto[1] |
auto[0] |
173949 |
1 |
|
|
T32 |
8 |
|
T48 |
565 |
|
T49 |
1148 |
auto[1] |
auto[1] |
174112 |
1 |
|
|
T32 |
2 |
|
T48 |
548 |
|
T49 |
1151 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348572 |
1 |
|
|
T32 |
8 |
|
T48 |
1134 |
|
T49 |
2260 |
auto[1] |
348557 |
1 |
|
|
T32 |
8 |
|
T48 |
1128 |
|
T49 |
2232 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348561 |
1 |
|
|
T32 |
7 |
|
T48 |
1116 |
|
T49 |
2270 |
auto[1] |
348568 |
1 |
|
|
T32 |
9 |
|
T48 |
1146 |
|
T49 |
2222 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174481 |
1 |
|
|
T32 |
3 |
|
T48 |
552 |
|
T49 |
1131 |
auto[0] |
auto[1] |
174091 |
1 |
|
|
T32 |
5 |
|
T48 |
582 |
|
T49 |
1129 |
auto[1] |
auto[0] |
174080 |
1 |
|
|
T32 |
4 |
|
T48 |
564 |
|
T49 |
1139 |
auto[1] |
auto[1] |
174477 |
1 |
|
|
T32 |
4 |
|
T48 |
564 |
|
T49 |
1093 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348707 |
1 |
|
|
T32 |
7 |
|
T48 |
1148 |
|
T49 |
2235 |
auto[1] |
348422 |
1 |
|
|
T32 |
9 |
|
T48 |
1114 |
|
T49 |
2257 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
347872 |
1 |
|
|
T32 |
10 |
|
T48 |
1094 |
|
T49 |
2226 |
auto[1] |
349257 |
1 |
|
|
T32 |
6 |
|
T48 |
1168 |
|
T49 |
2266 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
173940 |
1 |
|
|
T32 |
3 |
|
T48 |
560 |
|
T49 |
1105 |
auto[0] |
auto[1] |
174767 |
1 |
|
|
T32 |
4 |
|
T48 |
588 |
|
T49 |
1130 |
auto[1] |
auto[0] |
173932 |
1 |
|
|
T32 |
7 |
|
T48 |
534 |
|
T49 |
1121 |
auto[1] |
auto[1] |
174490 |
1 |
|
|
T32 |
2 |
|
T48 |
580 |
|
T49 |
1136 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349309 |
1 |
|
|
T32 |
7 |
|
T48 |
1135 |
|
T49 |
2320 |
auto[1] |
347820 |
1 |
|
|
T32 |
9 |
|
T48 |
1127 |
|
T49 |
2172 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348069 |
1 |
|
|
T32 |
9 |
|
T48 |
1133 |
|
T49 |
2266 |
auto[1] |
349060 |
1 |
|
|
T32 |
7 |
|
T48 |
1129 |
|
T49 |
2226 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174508 |
1 |
|
|
T32 |
3 |
|
T48 |
551 |
|
T49 |
1150 |
auto[0] |
auto[1] |
174801 |
1 |
|
|
T32 |
4 |
|
T48 |
584 |
|
T49 |
1170 |
auto[1] |
auto[0] |
173561 |
1 |
|
|
T32 |
6 |
|
T48 |
582 |
|
T49 |
1116 |
auto[1] |
auto[1] |
174259 |
1 |
|
|
T32 |
3 |
|
T48 |
545 |
|
T49 |
1056 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349236 |
1 |
|
|
T32 |
6 |
|
T48 |
1123 |
|
T49 |
2288 |
auto[1] |
347893 |
1 |
|
|
T32 |
10 |
|
T48 |
1139 |
|
T49 |
2204 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348787 |
1 |
|
|
T32 |
6 |
|
T48 |
1146 |
|
T49 |
2302 |
auto[1] |
348342 |
1 |
|
|
T32 |
10 |
|
T48 |
1116 |
|
T49 |
2190 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174563 |
1 |
|
|
T32 |
4 |
|
T48 |
567 |
|
T49 |
1146 |
auto[0] |
auto[1] |
174673 |
1 |
|
|
T32 |
2 |
|
T48 |
556 |
|
T49 |
1142 |
auto[1] |
auto[0] |
174224 |
1 |
|
|
T32 |
2 |
|
T48 |
579 |
|
T49 |
1156 |
auto[1] |
auto[1] |
173669 |
1 |
|
|
T32 |
8 |
|
T48 |
560 |
|
T49 |
1048 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348746 |
1 |
|
|
T32 |
7 |
|
T48 |
1152 |
|
T49 |
2246 |
auto[1] |
348383 |
1 |
|
|
T32 |
9 |
|
T48 |
1110 |
|
T49 |
2246 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348966 |
1 |
|
|
T32 |
8 |
|
T48 |
1105 |
|
T49 |
2235 |
auto[1] |
348163 |
1 |
|
|
T32 |
8 |
|
T48 |
1157 |
|
T49 |
2257 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174454 |
1 |
|
|
T32 |
5 |
|
T48 |
562 |
|
T49 |
1112 |
auto[0] |
auto[1] |
174292 |
1 |
|
|
T32 |
2 |
|
T48 |
590 |
|
T49 |
1134 |
auto[1] |
auto[0] |
174512 |
1 |
|
|
T32 |
3 |
|
T48 |
543 |
|
T49 |
1123 |
auto[1] |
auto[1] |
173871 |
1 |
|
|
T32 |
6 |
|
T48 |
567 |
|
T49 |
1123 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348463 |
1 |
|
|
T32 |
7 |
|
T48 |
1133 |
|
T49 |
2191 |
auto[1] |
348666 |
1 |
|
|
T32 |
9 |
|
T48 |
1129 |
|
T49 |
2301 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348233 |
1 |
|
|
T32 |
11 |
|
T48 |
1140 |
|
T49 |
2219 |
auto[1] |
348896 |
1 |
|
|
T32 |
5 |
|
T48 |
1122 |
|
T49 |
2273 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174075 |
1 |
|
|
T32 |
5 |
|
T48 |
574 |
|
T49 |
1085 |
auto[0] |
auto[1] |
174388 |
1 |
|
|
T32 |
2 |
|
T48 |
559 |
|
T49 |
1106 |
auto[1] |
auto[0] |
174158 |
1 |
|
|
T32 |
6 |
|
T48 |
566 |
|
T49 |
1134 |
auto[1] |
auto[1] |
174508 |
1 |
|
|
T32 |
3 |
|
T48 |
563 |
|
T49 |
1167 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348319 |
1 |
|
|
T32 |
6 |
|
T48 |
1148 |
|
T49 |
2261 |
auto[1] |
348810 |
1 |
|
|
T32 |
10 |
|
T48 |
1114 |
|
T49 |
2231 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348069 |
1 |
|
|
T32 |
7 |
|
T48 |
1131 |
|
T49 |
2332 |
auto[1] |
349060 |
1 |
|
|
T32 |
9 |
|
T48 |
1131 |
|
T49 |
2160 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
173869 |
1 |
|
|
T32 |
3 |
|
T48 |
569 |
|
T49 |
1171 |
auto[0] |
auto[1] |
174450 |
1 |
|
|
T32 |
3 |
|
T48 |
579 |
|
T49 |
1090 |
auto[1] |
auto[0] |
174200 |
1 |
|
|
T32 |
4 |
|
T48 |
562 |
|
T49 |
1161 |
auto[1] |
auto[1] |
174610 |
1 |
|
|
T32 |
6 |
|
T48 |
552 |
|
T49 |
1070 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349747 |
1 |
|
|
T32 |
6 |
|
T48 |
1135 |
|
T49 |
2209 |
auto[1] |
348549 |
1 |
|
|
T32 |
7 |
|
T48 |
1153 |
|
T49 |
2187 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349207 |
1 |
|
|
T32 |
5 |
|
T48 |
1121 |
|
T49 |
2178 |
auto[1] |
349089 |
1 |
|
|
T32 |
8 |
|
T48 |
1167 |
|
T49 |
2218 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174962 |
1 |
|
|
T32 |
3 |
|
T48 |
539 |
|
T49 |
1088 |
auto[0] |
auto[1] |
174785 |
1 |
|
|
T32 |
3 |
|
T48 |
596 |
|
T49 |
1121 |
auto[1] |
auto[0] |
174245 |
1 |
|
|
T32 |
2 |
|
T48 |
582 |
|
T49 |
1090 |
auto[1] |
auto[1] |
174304 |
1 |
|
|
T32 |
5 |
|
T48 |
571 |
|
T49 |
1097 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348483 |
1 |
|
|
T32 |
4 |
|
T48 |
1143 |
|
T49 |
2220 |
auto[1] |
349813 |
1 |
|
|
T32 |
9 |
|
T48 |
1145 |
|
T49 |
2176 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349377 |
1 |
|
|
T32 |
5 |
|
T48 |
1158 |
|
T49 |
2258 |
auto[1] |
348919 |
1 |
|
|
T32 |
8 |
|
T48 |
1130 |
|
T49 |
2138 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
173973 |
1 |
|
|
T32 |
2 |
|
T48 |
592 |
|
T49 |
1134 |
auto[0] |
auto[1] |
174510 |
1 |
|
|
T32 |
2 |
|
T48 |
551 |
|
T49 |
1086 |
auto[1] |
auto[0] |
175404 |
1 |
|
|
T32 |
3 |
|
T48 |
566 |
|
T49 |
1124 |
auto[1] |
auto[1] |
174409 |
1 |
|
|
T32 |
6 |
|
T48 |
579 |
|
T49 |
1052 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349111 |
1 |
|
|
T32 |
8 |
|
T48 |
1128 |
|
T49 |
2183 |
auto[1] |
349185 |
1 |
|
|
T32 |
5 |
|
T48 |
1160 |
|
T49 |
2213 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348603 |
1 |
|
|
T32 |
8 |
|
T48 |
1159 |
|
T49 |
2177 |
auto[1] |
349693 |
1 |
|
|
T32 |
5 |
|
T48 |
1129 |
|
T49 |
2219 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174025 |
1 |
|
|
T32 |
5 |
|
T48 |
589 |
|
T49 |
1088 |
auto[0] |
auto[1] |
175086 |
1 |
|
|
T32 |
3 |
|
T48 |
539 |
|
T49 |
1095 |
auto[1] |
auto[0] |
174578 |
1 |
|
|
T32 |
3 |
|
T48 |
570 |
|
T49 |
1089 |
auto[1] |
auto[1] |
174607 |
1 |
|
|
T32 |
2 |
|
T48 |
590 |
|
T49 |
1124 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348646 |
1 |
|
|
T32 |
6 |
|
T48 |
1133 |
|
T49 |
2180 |
auto[1] |
349650 |
1 |
|
|
T32 |
7 |
|
T48 |
1155 |
|
T49 |
2216 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349488 |
1 |
|
|
T32 |
7 |
|
T48 |
1131 |
|
T49 |
2187 |
auto[1] |
348808 |
1 |
|
|
T32 |
6 |
|
T48 |
1157 |
|
T49 |
2209 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174569 |
1 |
|
|
T32 |
3 |
|
T48 |
590 |
|
T49 |
1101 |
auto[0] |
auto[1] |
174077 |
1 |
|
|
T32 |
3 |
|
T48 |
543 |
|
T49 |
1079 |
auto[1] |
auto[0] |
174919 |
1 |
|
|
T32 |
4 |
|
T48 |
541 |
|
T49 |
1086 |
auto[1] |
auto[1] |
174731 |
1 |
|
|
T32 |
3 |
|
T48 |
614 |
|
T49 |
1130 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348946 |
1 |
|
|
T32 |
8 |
|
T48 |
1170 |
|
T49 |
2157 |
auto[1] |
349350 |
1 |
|
|
T32 |
5 |
|
T48 |
1118 |
|
T49 |
2239 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349294 |
1 |
|
|
T32 |
3 |
|
T48 |
1130 |
|
T49 |
2192 |
auto[1] |
349002 |
1 |
|
|
T32 |
10 |
|
T48 |
1158 |
|
T49 |
2204 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174694 |
1 |
|
|
T32 |
1 |
|
T48 |
598 |
|
T49 |
1100 |
auto[0] |
auto[1] |
174252 |
1 |
|
|
T32 |
7 |
|
T48 |
572 |
|
T49 |
1057 |
auto[1] |
auto[0] |
174600 |
1 |
|
|
T32 |
2 |
|
T48 |
532 |
|
T49 |
1092 |
auto[1] |
auto[1] |
174750 |
1 |
|
|
T32 |
3 |
|
T48 |
586 |
|
T49 |
1147 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349633 |
1 |
|
|
T32 |
8 |
|
T48 |
1146 |
|
T49 |
2239 |
auto[1] |
348663 |
1 |
|
|
T32 |
5 |
|
T48 |
1142 |
|
T49 |
2157 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349261 |
1 |
|
|
T32 |
7 |
|
T48 |
1131 |
|
T49 |
2158 |
auto[1] |
349035 |
1 |
|
|
T32 |
6 |
|
T48 |
1157 |
|
T49 |
2238 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174861 |
1 |
|
|
T32 |
5 |
|
T48 |
578 |
|
T49 |
1126 |
auto[0] |
auto[1] |
174772 |
1 |
|
|
T32 |
3 |
|
T48 |
568 |
|
T49 |
1113 |
auto[1] |
auto[0] |
174400 |
1 |
|
|
T32 |
2 |
|
T48 |
553 |
|
T49 |
1032 |
auto[1] |
auto[1] |
174263 |
1 |
|
|
T32 |
3 |
|
T48 |
589 |
|
T49 |
1125 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348905 |
1 |
|
|
T32 |
7 |
|
T48 |
1198 |
|
T49 |
2178 |
auto[1] |
349391 |
1 |
|
|
T32 |
6 |
|
T48 |
1090 |
|
T49 |
2218 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348368 |
1 |
|
|
T32 |
6 |
|
T48 |
1137 |
|
T49 |
2200 |
auto[1] |
349928 |
1 |
|
|
T32 |
7 |
|
T48 |
1151 |
|
T49 |
2196 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174009 |
1 |
|
|
T32 |
2 |
|
T48 |
609 |
|
T49 |
1111 |
auto[0] |
auto[1] |
174896 |
1 |
|
|
T32 |
5 |
|
T48 |
589 |
|
T49 |
1067 |
auto[1] |
auto[0] |
174359 |
1 |
|
|
T32 |
4 |
|
T48 |
528 |
|
T49 |
1089 |
auto[1] |
auto[1] |
175032 |
1 |
|
|
T32 |
2 |
|
T48 |
562 |
|
T49 |
1129 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349536 |
1 |
|
|
T32 |
8 |
|
T48 |
1109 |
|
T49 |
2206 |
auto[1] |
348760 |
1 |
|
|
T32 |
5 |
|
T48 |
1179 |
|
T49 |
2190 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349417 |
1 |
|
|
T32 |
8 |
|
T48 |
1127 |
|
T49 |
2165 |
auto[1] |
348879 |
1 |
|
|
T32 |
5 |
|
T48 |
1161 |
|
T49 |
2231 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
175096 |
1 |
|
|
T32 |
6 |
|
T48 |
543 |
|
T49 |
1107 |
auto[0] |
auto[1] |
174440 |
1 |
|
|
T32 |
2 |
|
T48 |
566 |
|
T49 |
1099 |
auto[1] |
auto[0] |
174321 |
1 |
|
|
T32 |
2 |
|
T48 |
584 |
|
T49 |
1058 |
auto[1] |
auto[1] |
174439 |
1 |
|
|
T32 |
3 |
|
T48 |
595 |
|
T49 |
1132 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
349069 |
1 |
|
|
T32 |
4 |
|
T48 |
1143 |
|
T49 |
2141 |
auto[1] |
349227 |
1 |
|
|
T32 |
9 |
|
T48 |
1145 |
|
T49 |
2255 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
348940 |
1 |
|
|
T32 |
9 |
|
T48 |
1159 |
|
T49 |
2184 |
auto[1] |
349356 |
1 |
|
|
T32 |
4 |
|
T48 |
1129 |
|
T49 |
2212 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
174193 |
1 |
|
|
T32 |
4 |
|
T48 |
585 |
|
T49 |
1052 |
auto[0] |
auto[1] |
174876 |
1 |
|
|
T48 |
558 |
|
T49 |
1089 |
|
T113 |
7 |
auto[1] |
auto[0] |
174747 |
1 |
|
|
T32 |
5 |
|
T48 |
574 |
|
T49 |
1132 |
auto[1] |
auto[1] |
174480 |
1 |
|
|
T32 |
4 |
|
T48 |
571 |
|
T49 |
1123 |