Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310510 |
1 |
|
|
T45 |
7 |
|
T52 |
16 |
|
T53 |
1348 |
auto[1] |
310794 |
1 |
|
|
T45 |
1 |
|
T52 |
18 |
|
T53 |
1306 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310442 |
1 |
|
|
T45 |
5 |
|
T52 |
13 |
|
T53 |
1305 |
auto[1] |
310862 |
1 |
|
|
T45 |
3 |
|
T52 |
21 |
|
T53 |
1349 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155052 |
1 |
|
|
T45 |
4 |
|
T52 |
7 |
|
T53 |
657 |
auto[0] |
auto[1] |
155458 |
1 |
|
|
T45 |
3 |
|
T52 |
9 |
|
T53 |
691 |
auto[1] |
auto[0] |
155390 |
1 |
|
|
T45 |
1 |
|
T52 |
6 |
|
T53 |
648 |
auto[1] |
auto[1] |
155404 |
1 |
|
|
T52 |
12 |
|
T53 |
658 |
|
T109 |
14 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310002 |
1 |
|
|
T45 |
5 |
|
T52 |
16 |
|
T53 |
1313 |
auto[1] |
311302 |
1 |
|
|
T45 |
3 |
|
T52 |
18 |
|
T53 |
1341 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311105 |
1 |
|
|
T45 |
4 |
|
T52 |
18 |
|
T53 |
1325 |
auto[1] |
310199 |
1 |
|
|
T45 |
4 |
|
T52 |
16 |
|
T53 |
1329 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155413 |
1 |
|
|
T45 |
2 |
|
T52 |
9 |
|
T53 |
650 |
auto[0] |
auto[1] |
154589 |
1 |
|
|
T45 |
3 |
|
T52 |
7 |
|
T53 |
663 |
auto[1] |
auto[0] |
155692 |
1 |
|
|
T45 |
2 |
|
T52 |
9 |
|
T53 |
675 |
auto[1] |
auto[1] |
155610 |
1 |
|
|
T45 |
1 |
|
T52 |
9 |
|
T53 |
666 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310687 |
1 |
|
|
T45 |
4 |
|
T52 |
17 |
|
T53 |
1334 |
auto[1] |
310617 |
1 |
|
|
T45 |
4 |
|
T52 |
17 |
|
T53 |
1320 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310497 |
1 |
|
|
T45 |
6 |
|
T52 |
21 |
|
T53 |
1309 |
auto[1] |
310807 |
1 |
|
|
T45 |
2 |
|
T52 |
13 |
|
T53 |
1345 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155345 |
1 |
|
|
T45 |
3 |
|
T52 |
9 |
|
T53 |
634 |
auto[0] |
auto[1] |
155342 |
1 |
|
|
T45 |
1 |
|
T52 |
8 |
|
T53 |
700 |
auto[1] |
auto[0] |
155152 |
1 |
|
|
T45 |
3 |
|
T52 |
12 |
|
T53 |
675 |
auto[1] |
auto[1] |
155465 |
1 |
|
|
T45 |
1 |
|
T52 |
5 |
|
T53 |
645 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311538 |
1 |
|
|
T45 |
7 |
|
T52 |
18 |
|
T53 |
1351 |
auto[1] |
309766 |
1 |
|
|
T45 |
1 |
|
T52 |
16 |
|
T53 |
1303 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310284 |
1 |
|
|
T45 |
5 |
|
T52 |
17 |
|
T53 |
1332 |
auto[1] |
311020 |
1 |
|
|
T45 |
3 |
|
T52 |
17 |
|
T53 |
1322 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155965 |
1 |
|
|
T45 |
4 |
|
T52 |
10 |
|
T53 |
666 |
auto[0] |
auto[1] |
155573 |
1 |
|
|
T45 |
3 |
|
T52 |
8 |
|
T53 |
685 |
auto[1] |
auto[0] |
154319 |
1 |
|
|
T45 |
1 |
|
T52 |
7 |
|
T53 |
666 |
auto[1] |
auto[1] |
155447 |
1 |
|
|
T52 |
9 |
|
T53 |
637 |
|
T109 |
18 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310382 |
1 |
|
|
T45 |
6 |
|
T52 |
18 |
|
T53 |
1289 |
auto[1] |
310922 |
1 |
|
|
T45 |
2 |
|
T52 |
16 |
|
T53 |
1365 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310595 |
1 |
|
|
T45 |
5 |
|
T52 |
20 |
|
T53 |
1321 |
auto[1] |
310709 |
1 |
|
|
T45 |
3 |
|
T52 |
14 |
|
T53 |
1333 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155032 |
1 |
|
|
T45 |
4 |
|
T52 |
12 |
|
T53 |
634 |
auto[0] |
auto[1] |
155350 |
1 |
|
|
T45 |
2 |
|
T52 |
6 |
|
T53 |
655 |
auto[1] |
auto[0] |
155563 |
1 |
|
|
T45 |
1 |
|
T52 |
8 |
|
T53 |
687 |
auto[1] |
auto[1] |
155359 |
1 |
|
|
T45 |
1 |
|
T52 |
8 |
|
T53 |
678 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310813 |
1 |
|
|
T45 |
6 |
|
T52 |
18 |
|
T53 |
1339 |
auto[1] |
310491 |
1 |
|
|
T45 |
2 |
|
T52 |
16 |
|
T53 |
1315 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310871 |
1 |
|
|
T45 |
8 |
|
T52 |
22 |
|
T53 |
1379 |
auto[1] |
310433 |
1 |
|
|
T52 |
12 |
|
T53 |
1275 |
|
T109 |
34 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155411 |
1 |
|
|
T45 |
6 |
|
T52 |
9 |
|
T53 |
680 |
auto[0] |
auto[1] |
155402 |
1 |
|
|
T52 |
9 |
|
T53 |
659 |
|
T109 |
19 |
auto[1] |
auto[0] |
155460 |
1 |
|
|
T45 |
2 |
|
T52 |
13 |
|
T53 |
699 |
auto[1] |
auto[1] |
155031 |
1 |
|
|
T52 |
3 |
|
T53 |
616 |
|
T109 |
15 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310942 |
1 |
|
|
T45 |
7 |
|
T52 |
21 |
|
T53 |
1374 |
auto[1] |
310362 |
1 |
|
|
T45 |
1 |
|
T52 |
13 |
|
T53 |
1280 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310741 |
1 |
|
|
T45 |
5 |
|
T52 |
20 |
|
T53 |
1322 |
auto[1] |
310563 |
1 |
|
|
T45 |
3 |
|
T52 |
14 |
|
T53 |
1332 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155282 |
1 |
|
|
T45 |
4 |
|
T52 |
13 |
|
T53 |
706 |
auto[0] |
auto[1] |
155660 |
1 |
|
|
T45 |
3 |
|
T52 |
8 |
|
T53 |
668 |
auto[1] |
auto[0] |
155459 |
1 |
|
|
T45 |
1 |
|
T52 |
7 |
|
T53 |
616 |
auto[1] |
auto[1] |
154903 |
1 |
|
|
T52 |
6 |
|
T53 |
664 |
|
T109 |
17 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310561 |
1 |
|
|
T45 |
5 |
|
T52 |
12 |
|
T53 |
1318 |
auto[1] |
310743 |
1 |
|
|
T45 |
3 |
|
T52 |
22 |
|
T53 |
1336 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310042 |
1 |
|
|
T45 |
4 |
|
T52 |
7 |
|
T53 |
1295 |
auto[1] |
311262 |
1 |
|
|
T45 |
4 |
|
T52 |
27 |
|
T53 |
1359 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
154829 |
1 |
|
|
T45 |
3 |
|
T52 |
4 |
|
T53 |
635 |
auto[0] |
auto[1] |
155732 |
1 |
|
|
T45 |
2 |
|
T52 |
8 |
|
T53 |
683 |
auto[1] |
auto[0] |
155213 |
1 |
|
|
T45 |
1 |
|
T52 |
3 |
|
T53 |
660 |
auto[1] |
auto[1] |
155530 |
1 |
|
|
T45 |
2 |
|
T52 |
19 |
|
T53 |
676 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310916 |
1 |
|
|
T45 |
6 |
|
T52 |
15 |
|
T53 |
1326 |
auto[1] |
310388 |
1 |
|
|
T45 |
2 |
|
T52 |
19 |
|
T53 |
1328 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310300 |
1 |
|
|
T45 |
5 |
|
T52 |
18 |
|
T53 |
1304 |
auto[1] |
311004 |
1 |
|
|
T45 |
3 |
|
T52 |
16 |
|
T53 |
1350 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155272 |
1 |
|
|
T45 |
5 |
|
T52 |
9 |
|
T53 |
650 |
auto[0] |
auto[1] |
155644 |
1 |
|
|
T45 |
1 |
|
T52 |
6 |
|
T53 |
676 |
auto[1] |
auto[0] |
155028 |
1 |
|
|
T52 |
9 |
|
T53 |
654 |
|
T109 |
18 |
auto[1] |
auto[1] |
155360 |
1 |
|
|
T45 |
2 |
|
T52 |
10 |
|
T53 |
674 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310873 |
1 |
|
|
T45 |
5 |
|
T52 |
14 |
|
T53 |
1368 |
auto[1] |
311171 |
1 |
|
|
T45 |
3 |
|
T52 |
15 |
|
T53 |
1284 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311118 |
1 |
|
|
T45 |
4 |
|
T52 |
12 |
|
T53 |
1358 |
auto[1] |
310926 |
1 |
|
|
T45 |
4 |
|
T52 |
17 |
|
T53 |
1294 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155343 |
1 |
|
|
T45 |
2 |
|
T52 |
7 |
|
T53 |
700 |
auto[0] |
auto[1] |
155530 |
1 |
|
|
T45 |
3 |
|
T52 |
7 |
|
T53 |
668 |
auto[1] |
auto[0] |
155775 |
1 |
|
|
T45 |
2 |
|
T52 |
5 |
|
T53 |
658 |
auto[1] |
auto[1] |
155396 |
1 |
|
|
T45 |
1 |
|
T52 |
10 |
|
T53 |
626 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310820 |
1 |
|
|
T45 |
6 |
|
T52 |
11 |
|
T53 |
1332 |
auto[1] |
311224 |
1 |
|
|
T45 |
2 |
|
T52 |
18 |
|
T53 |
1320 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311098 |
1 |
|
|
T45 |
3 |
|
T52 |
14 |
|
T53 |
1323 |
auto[1] |
310946 |
1 |
|
|
T45 |
5 |
|
T52 |
15 |
|
T53 |
1329 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155463 |
1 |
|
|
T45 |
2 |
|
T52 |
7 |
|
T53 |
670 |
auto[0] |
auto[1] |
155357 |
1 |
|
|
T45 |
4 |
|
T52 |
4 |
|
T53 |
662 |
auto[1] |
auto[0] |
155635 |
1 |
|
|
T45 |
1 |
|
T52 |
7 |
|
T53 |
653 |
auto[1] |
auto[1] |
155589 |
1 |
|
|
T45 |
1 |
|
T52 |
11 |
|
T53 |
667 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311747 |
1 |
|
|
T45 |
1 |
|
T52 |
17 |
|
T53 |
1348 |
auto[1] |
310297 |
1 |
|
|
T45 |
7 |
|
T52 |
12 |
|
T53 |
1304 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310494 |
1 |
|
|
T45 |
5 |
|
T52 |
17 |
|
T53 |
1385 |
auto[1] |
311550 |
1 |
|
|
T45 |
3 |
|
T52 |
12 |
|
T53 |
1267 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155365 |
1 |
|
|
T52 |
9 |
|
T53 |
715 |
|
T109 |
15 |
auto[0] |
auto[1] |
156382 |
1 |
|
|
T45 |
1 |
|
T52 |
8 |
|
T53 |
633 |
auto[1] |
auto[0] |
155129 |
1 |
|
|
T45 |
5 |
|
T52 |
8 |
|
T53 |
670 |
auto[1] |
auto[1] |
155168 |
1 |
|
|
T45 |
2 |
|
T52 |
4 |
|
T53 |
634 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311119 |
1 |
|
|
T45 |
5 |
|
T52 |
11 |
|
T53 |
1334 |
auto[1] |
310925 |
1 |
|
|
T45 |
3 |
|
T52 |
18 |
|
T53 |
1318 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311696 |
1 |
|
|
T45 |
3 |
|
T52 |
13 |
|
T53 |
1367 |
auto[1] |
310348 |
1 |
|
|
T45 |
5 |
|
T52 |
16 |
|
T53 |
1285 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155598 |
1 |
|
|
T45 |
2 |
|
T52 |
6 |
|
T53 |
697 |
auto[0] |
auto[1] |
155521 |
1 |
|
|
T45 |
3 |
|
T52 |
5 |
|
T53 |
637 |
auto[1] |
auto[0] |
156098 |
1 |
|
|
T45 |
1 |
|
T52 |
7 |
|
T53 |
670 |
auto[1] |
auto[1] |
154827 |
1 |
|
|
T45 |
2 |
|
T52 |
11 |
|
T53 |
648 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310407 |
1 |
|
|
T45 |
5 |
|
T52 |
10 |
|
T53 |
1307 |
auto[1] |
311637 |
1 |
|
|
T45 |
3 |
|
T52 |
19 |
|
T53 |
1345 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311226 |
1 |
|
|
T45 |
4 |
|
T52 |
16 |
|
T53 |
1330 |
auto[1] |
310818 |
1 |
|
|
T45 |
4 |
|
T52 |
13 |
|
T53 |
1322 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155125 |
1 |
|
|
T45 |
3 |
|
T52 |
5 |
|
T53 |
650 |
auto[0] |
auto[1] |
155282 |
1 |
|
|
T45 |
2 |
|
T52 |
5 |
|
T53 |
657 |
auto[1] |
auto[0] |
156101 |
1 |
|
|
T45 |
1 |
|
T52 |
11 |
|
T53 |
680 |
auto[1] |
auto[1] |
155536 |
1 |
|
|
T45 |
2 |
|
T52 |
8 |
|
T53 |
665 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311475 |
1 |
|
|
T45 |
4 |
|
T52 |
15 |
|
T53 |
1340 |
auto[1] |
310569 |
1 |
|
|
T45 |
4 |
|
T52 |
14 |
|
T53 |
1312 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310764 |
1 |
|
|
T45 |
7 |
|
T52 |
14 |
|
T53 |
1312 |
auto[1] |
311280 |
1 |
|
|
T45 |
1 |
|
T52 |
15 |
|
T53 |
1340 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155864 |
1 |
|
|
T45 |
3 |
|
T52 |
5 |
|
T53 |
668 |
auto[0] |
auto[1] |
155611 |
1 |
|
|
T45 |
1 |
|
T52 |
10 |
|
T53 |
672 |
auto[1] |
auto[0] |
154900 |
1 |
|
|
T45 |
4 |
|
T52 |
9 |
|
T53 |
644 |
auto[1] |
auto[1] |
155669 |
1 |
|
|
T52 |
5 |
|
T53 |
668 |
|
T109 |
21 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311098 |
1 |
|
|
T45 |
5 |
|
T52 |
15 |
|
T53 |
1386 |
auto[1] |
310946 |
1 |
|
|
T45 |
3 |
|
T52 |
14 |
|
T53 |
1266 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310737 |
1 |
|
|
T45 |
2 |
|
T52 |
16 |
|
T53 |
1332 |
auto[1] |
311307 |
1 |
|
|
T45 |
6 |
|
T52 |
13 |
|
T53 |
1320 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155477 |
1 |
|
|
T52 |
8 |
|
T53 |
707 |
|
T109 |
10 |
auto[0] |
auto[1] |
155621 |
1 |
|
|
T45 |
5 |
|
T52 |
7 |
|
T53 |
679 |
auto[1] |
auto[0] |
155260 |
1 |
|
|
T45 |
2 |
|
T52 |
8 |
|
T53 |
625 |
auto[1] |
auto[1] |
155686 |
1 |
|
|
T45 |
1 |
|
T52 |
6 |
|
T53 |
641 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311285 |
1 |
|
|
T45 |
4 |
|
T52 |
21 |
|
T53 |
1319 |
auto[1] |
310759 |
1 |
|
|
T45 |
4 |
|
T52 |
8 |
|
T53 |
1333 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311967 |
1 |
|
|
T45 |
5 |
|
T52 |
16 |
|
T53 |
1370 |
auto[1] |
310077 |
1 |
|
|
T45 |
3 |
|
T52 |
13 |
|
T53 |
1282 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
156483 |
1 |
|
|
T45 |
3 |
|
T52 |
10 |
|
T53 |
680 |
auto[0] |
auto[1] |
154802 |
1 |
|
|
T45 |
1 |
|
T52 |
11 |
|
T53 |
639 |
auto[1] |
auto[0] |
155484 |
1 |
|
|
T45 |
2 |
|
T52 |
6 |
|
T53 |
690 |
auto[1] |
auto[1] |
155275 |
1 |
|
|
T45 |
2 |
|
T52 |
2 |
|
T53 |
643 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311388 |
1 |
|
|
T45 |
5 |
|
T52 |
13 |
|
T53 |
1338 |
auto[1] |
310656 |
1 |
|
|
T45 |
3 |
|
T52 |
16 |
|
T53 |
1314 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311030 |
1 |
|
|
T45 |
3 |
|
T52 |
17 |
|
T53 |
1317 |
auto[1] |
311014 |
1 |
|
|
T45 |
5 |
|
T52 |
12 |
|
T53 |
1335 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155558 |
1 |
|
|
T45 |
2 |
|
T52 |
5 |
|
T53 |
655 |
auto[0] |
auto[1] |
155830 |
1 |
|
|
T45 |
3 |
|
T52 |
8 |
|
T53 |
683 |
auto[1] |
auto[0] |
155472 |
1 |
|
|
T45 |
1 |
|
T52 |
12 |
|
T53 |
662 |
auto[1] |
auto[1] |
155184 |
1 |
|
|
T45 |
2 |
|
T52 |
4 |
|
T53 |
652 |