Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310313 |
1 |
|
|
T45 |
4 |
|
T52 |
16 |
|
T53 |
1345 |
auto[1] |
311731 |
1 |
|
|
T45 |
4 |
|
T52 |
13 |
|
T53 |
1307 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310600 |
1 |
|
|
T45 |
4 |
|
T52 |
15 |
|
T53 |
1314 |
auto[1] |
311444 |
1 |
|
|
T45 |
4 |
|
T52 |
14 |
|
T53 |
1338 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
154855 |
1 |
|
|
T45 |
2 |
|
T52 |
7 |
|
T53 |
676 |
auto[0] |
auto[1] |
155458 |
1 |
|
|
T45 |
2 |
|
T52 |
9 |
|
T53 |
669 |
auto[1] |
auto[0] |
155745 |
1 |
|
|
T45 |
2 |
|
T52 |
8 |
|
T53 |
638 |
auto[1] |
auto[1] |
155986 |
1 |
|
|
T45 |
2 |
|
T52 |
5 |
|
T53 |
669 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311026 |
1 |
|
|
T45 |
4 |
|
T52 |
14 |
|
T53 |
1361 |
auto[1] |
311018 |
1 |
|
|
T45 |
4 |
|
T52 |
15 |
|
T53 |
1291 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310904 |
1 |
|
|
T45 |
2 |
|
T52 |
17 |
|
T53 |
1338 |
auto[1] |
311140 |
1 |
|
|
T45 |
6 |
|
T52 |
12 |
|
T53 |
1314 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155964 |
1 |
|
|
T45 |
1 |
|
T52 |
8 |
|
T53 |
697 |
auto[0] |
auto[1] |
155062 |
1 |
|
|
T45 |
3 |
|
T52 |
6 |
|
T53 |
664 |
auto[1] |
auto[0] |
154940 |
1 |
|
|
T45 |
1 |
|
T52 |
9 |
|
T53 |
641 |
auto[1] |
auto[1] |
156078 |
1 |
|
|
T45 |
3 |
|
T52 |
6 |
|
T53 |
650 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310932 |
1 |
|
|
T45 |
5 |
|
T52 |
17 |
|
T53 |
1304 |
auto[1] |
311112 |
1 |
|
|
T45 |
3 |
|
T52 |
12 |
|
T53 |
1348 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310982 |
1 |
|
|
T45 |
5 |
|
T52 |
14 |
|
T53 |
1277 |
auto[1] |
311062 |
1 |
|
|
T45 |
3 |
|
T52 |
15 |
|
T53 |
1375 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155601 |
1 |
|
|
T45 |
3 |
|
T52 |
7 |
|
T53 |
636 |
auto[0] |
auto[1] |
155331 |
1 |
|
|
T45 |
2 |
|
T52 |
10 |
|
T53 |
668 |
auto[1] |
auto[0] |
155381 |
1 |
|
|
T45 |
2 |
|
T52 |
7 |
|
T53 |
641 |
auto[1] |
auto[1] |
155731 |
1 |
|
|
T45 |
1 |
|
T52 |
5 |
|
T53 |
707 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311525 |
1 |
|
|
T45 |
3 |
|
T52 |
19 |
|
T53 |
1329 |
auto[1] |
310519 |
1 |
|
|
T45 |
5 |
|
T52 |
10 |
|
T53 |
1323 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311348 |
1 |
|
|
T45 |
5 |
|
T52 |
14 |
|
T53 |
1323 |
auto[1] |
310696 |
1 |
|
|
T45 |
3 |
|
T52 |
15 |
|
T53 |
1329 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155632 |
1 |
|
|
T45 |
2 |
|
T52 |
9 |
|
T53 |
661 |
auto[0] |
auto[1] |
155893 |
1 |
|
|
T45 |
1 |
|
T52 |
10 |
|
T53 |
668 |
auto[1] |
auto[0] |
155716 |
1 |
|
|
T45 |
3 |
|
T52 |
5 |
|
T53 |
662 |
auto[1] |
auto[1] |
154803 |
1 |
|
|
T45 |
2 |
|
T52 |
5 |
|
T53 |
661 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311228 |
1 |
|
|
T45 |
5 |
|
T52 |
15 |
|
T53 |
1350 |
auto[1] |
310816 |
1 |
|
|
T45 |
3 |
|
T52 |
14 |
|
T53 |
1302 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311486 |
1 |
|
|
T45 |
4 |
|
T52 |
15 |
|
T53 |
1321 |
auto[1] |
310558 |
1 |
|
|
T45 |
4 |
|
T52 |
14 |
|
T53 |
1331 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
156086 |
1 |
|
|
T45 |
3 |
|
T52 |
8 |
|
T53 |
675 |
auto[0] |
auto[1] |
155142 |
1 |
|
|
T45 |
2 |
|
T52 |
7 |
|
T53 |
675 |
auto[1] |
auto[0] |
155400 |
1 |
|
|
T45 |
1 |
|
T52 |
7 |
|
T53 |
646 |
auto[1] |
auto[1] |
155416 |
1 |
|
|
T45 |
2 |
|
T52 |
7 |
|
T53 |
656 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310554 |
1 |
|
|
T45 |
4 |
|
T52 |
15 |
|
T53 |
1359 |
auto[1] |
311490 |
1 |
|
|
T45 |
4 |
|
T52 |
14 |
|
T53 |
1293 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311218 |
1 |
|
|
T45 |
5 |
|
T52 |
13 |
|
T53 |
1317 |
auto[1] |
310826 |
1 |
|
|
T45 |
3 |
|
T52 |
16 |
|
T53 |
1335 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155403 |
1 |
|
|
T45 |
4 |
|
T52 |
9 |
|
T53 |
693 |
auto[0] |
auto[1] |
155151 |
1 |
|
|
T52 |
6 |
|
T53 |
666 |
|
T109 |
20 |
auto[1] |
auto[0] |
155815 |
1 |
|
|
T45 |
1 |
|
T52 |
4 |
|
T53 |
624 |
auto[1] |
auto[1] |
155675 |
1 |
|
|
T45 |
3 |
|
T52 |
10 |
|
T53 |
669 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310887 |
1 |
|
|
T45 |
5 |
|
T52 |
13 |
|
T53 |
1281 |
auto[1] |
311157 |
1 |
|
|
T45 |
3 |
|
T52 |
16 |
|
T53 |
1371 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311456 |
1 |
|
|
T45 |
3 |
|
T52 |
12 |
|
T53 |
1297 |
auto[1] |
310588 |
1 |
|
|
T45 |
5 |
|
T52 |
17 |
|
T53 |
1355 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155712 |
1 |
|
|
T45 |
3 |
|
T52 |
6 |
|
T53 |
646 |
auto[0] |
auto[1] |
155175 |
1 |
|
|
T45 |
2 |
|
T52 |
7 |
|
T53 |
635 |
auto[1] |
auto[0] |
155744 |
1 |
|
|
T52 |
6 |
|
T53 |
651 |
|
T109 |
16 |
auto[1] |
auto[1] |
155413 |
1 |
|
|
T45 |
3 |
|
T52 |
10 |
|
T53 |
720 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311477 |
1 |
|
|
T45 |
3 |
|
T52 |
20 |
|
T53 |
1361 |
auto[1] |
310182 |
1 |
|
|
T45 |
3 |
|
T52 |
23 |
|
T53 |
1321 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310341 |
1 |
|
|
T45 |
4 |
|
T52 |
24 |
|
T53 |
1393 |
auto[1] |
311318 |
1 |
|
|
T45 |
2 |
|
T52 |
19 |
|
T53 |
1289 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155439 |
1 |
|
|
T45 |
2 |
|
T52 |
14 |
|
T53 |
702 |
auto[0] |
auto[1] |
156038 |
1 |
|
|
T45 |
1 |
|
T52 |
6 |
|
T53 |
659 |
auto[1] |
auto[0] |
154902 |
1 |
|
|
T45 |
2 |
|
T52 |
10 |
|
T53 |
691 |
auto[1] |
auto[1] |
155280 |
1 |
|
|
T45 |
1 |
|
T52 |
13 |
|
T53 |
630 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310637 |
1 |
|
|
T45 |
5 |
|
T52 |
17 |
|
T53 |
1343 |
auto[1] |
311022 |
1 |
|
|
T45 |
1 |
|
T52 |
26 |
|
T53 |
1339 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310650 |
1 |
|
|
T45 |
2 |
|
T52 |
21 |
|
T53 |
1325 |
auto[1] |
311009 |
1 |
|
|
T45 |
4 |
|
T52 |
22 |
|
T53 |
1357 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155319 |
1 |
|
|
T45 |
1 |
|
T52 |
10 |
|
T53 |
670 |
auto[0] |
auto[1] |
155318 |
1 |
|
|
T45 |
4 |
|
T52 |
7 |
|
T53 |
673 |
auto[1] |
auto[0] |
155331 |
1 |
|
|
T45 |
1 |
|
T52 |
11 |
|
T53 |
655 |
auto[1] |
auto[1] |
155691 |
1 |
|
|
T52 |
15 |
|
T53 |
684 |
|
T109 |
21 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310851 |
1 |
|
|
T45 |
2 |
|
T52 |
21 |
|
T53 |
1364 |
auto[1] |
310808 |
1 |
|
|
T45 |
4 |
|
T52 |
22 |
|
T53 |
1318 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310309 |
1 |
|
|
T45 |
2 |
|
T52 |
20 |
|
T53 |
1360 |
auto[1] |
311350 |
1 |
|
|
T45 |
4 |
|
T52 |
23 |
|
T53 |
1322 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155512 |
1 |
|
|
T52 |
9 |
|
T53 |
686 |
|
T109 |
22 |
auto[0] |
auto[1] |
155339 |
1 |
|
|
T45 |
2 |
|
T52 |
12 |
|
T53 |
678 |
auto[1] |
auto[0] |
154797 |
1 |
|
|
T45 |
2 |
|
T52 |
11 |
|
T53 |
674 |
auto[1] |
auto[1] |
156011 |
1 |
|
|
T45 |
2 |
|
T52 |
11 |
|
T53 |
644 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310994 |
1 |
|
|
T45 |
4 |
|
T52 |
22 |
|
T53 |
1350 |
auto[1] |
310665 |
1 |
|
|
T45 |
2 |
|
T52 |
21 |
|
T53 |
1332 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310443 |
1 |
|
|
T45 |
2 |
|
T52 |
25 |
|
T53 |
1347 |
auto[1] |
311216 |
1 |
|
|
T45 |
4 |
|
T52 |
18 |
|
T53 |
1335 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155121 |
1 |
|
|
T45 |
1 |
|
T52 |
15 |
|
T53 |
679 |
auto[0] |
auto[1] |
155873 |
1 |
|
|
T45 |
3 |
|
T52 |
7 |
|
T53 |
671 |
auto[1] |
auto[0] |
155322 |
1 |
|
|
T45 |
1 |
|
T52 |
10 |
|
T53 |
668 |
auto[1] |
auto[1] |
155343 |
1 |
|
|
T45 |
1 |
|
T52 |
11 |
|
T53 |
664 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310736 |
1 |
|
|
T45 |
3 |
|
T52 |
26 |
|
T53 |
1358 |
auto[1] |
310923 |
1 |
|
|
T45 |
3 |
|
T52 |
17 |
|
T53 |
1324 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310774 |
1 |
|
|
T45 |
2 |
|
T52 |
22 |
|
T53 |
1348 |
auto[1] |
310885 |
1 |
|
|
T45 |
4 |
|
T52 |
21 |
|
T53 |
1334 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155099 |
1 |
|
|
T45 |
1 |
|
T52 |
15 |
|
T53 |
690 |
auto[0] |
auto[1] |
155637 |
1 |
|
|
T45 |
2 |
|
T52 |
11 |
|
T53 |
668 |
auto[1] |
auto[0] |
155675 |
1 |
|
|
T45 |
1 |
|
T52 |
7 |
|
T53 |
658 |
auto[1] |
auto[1] |
155248 |
1 |
|
|
T45 |
2 |
|
T52 |
10 |
|
T53 |
666 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311135 |
1 |
|
|
T45 |
3 |
|
T52 |
24 |
|
T53 |
1309 |
auto[1] |
310524 |
1 |
|
|
T45 |
3 |
|
T52 |
19 |
|
T53 |
1373 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310577 |
1 |
|
|
T45 |
4 |
|
T52 |
22 |
|
T53 |
1298 |
auto[1] |
311082 |
1 |
|
|
T45 |
2 |
|
T52 |
21 |
|
T53 |
1384 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155443 |
1 |
|
|
T45 |
2 |
|
T52 |
15 |
|
T53 |
645 |
auto[0] |
auto[1] |
155692 |
1 |
|
|
T45 |
1 |
|
T52 |
9 |
|
T53 |
664 |
auto[1] |
auto[0] |
155134 |
1 |
|
|
T45 |
2 |
|
T52 |
7 |
|
T53 |
653 |
auto[1] |
auto[1] |
155390 |
1 |
|
|
T45 |
1 |
|
T52 |
12 |
|
T53 |
720 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310935 |
1 |
|
|
T45 |
4 |
|
T52 |
22 |
|
T53 |
1290 |
auto[1] |
310724 |
1 |
|
|
T45 |
2 |
|
T52 |
21 |
|
T53 |
1392 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311134 |
1 |
|
|
T45 |
3 |
|
T52 |
20 |
|
T53 |
1305 |
auto[1] |
310525 |
1 |
|
|
T45 |
3 |
|
T52 |
23 |
|
T53 |
1377 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155676 |
1 |
|
|
T45 |
1 |
|
T52 |
11 |
|
T53 |
629 |
auto[0] |
auto[1] |
155259 |
1 |
|
|
T45 |
3 |
|
T52 |
11 |
|
T53 |
661 |
auto[1] |
auto[0] |
155458 |
1 |
|
|
T45 |
2 |
|
T52 |
9 |
|
T53 |
676 |
auto[1] |
auto[1] |
155266 |
1 |
|
|
T52 |
12 |
|
T53 |
716 |
|
T109 |
19 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310673 |
1 |
|
|
T45 |
3 |
|
T52 |
25 |
|
T53 |
1294 |
auto[1] |
310986 |
1 |
|
|
T45 |
3 |
|
T52 |
18 |
|
T53 |
1388 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310791 |
1 |
|
|
T45 |
3 |
|
T52 |
17 |
|
T53 |
1295 |
auto[1] |
310868 |
1 |
|
|
T45 |
3 |
|
T52 |
26 |
|
T53 |
1387 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155233 |
1 |
|
|
T45 |
2 |
|
T52 |
13 |
|
T53 |
612 |
auto[0] |
auto[1] |
155440 |
1 |
|
|
T45 |
1 |
|
T52 |
12 |
|
T53 |
682 |
auto[1] |
auto[0] |
155558 |
1 |
|
|
T45 |
1 |
|
T52 |
4 |
|
T53 |
683 |
auto[1] |
auto[1] |
155428 |
1 |
|
|
T45 |
2 |
|
T52 |
14 |
|
T53 |
705 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311082 |
1 |
|
|
T45 |
5 |
|
T52 |
20 |
|
T53 |
1345 |
auto[1] |
310577 |
1 |
|
|
T45 |
1 |
|
T52 |
23 |
|
T53 |
1337 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310933 |
1 |
|
|
T45 |
2 |
|
T52 |
22 |
|
T53 |
1308 |
auto[1] |
310726 |
1 |
|
|
T45 |
4 |
|
T52 |
21 |
|
T53 |
1374 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155705 |
1 |
|
|
T45 |
2 |
|
T52 |
10 |
|
T53 |
635 |
auto[0] |
auto[1] |
155377 |
1 |
|
|
T45 |
3 |
|
T52 |
10 |
|
T53 |
710 |
auto[1] |
auto[0] |
155228 |
1 |
|
|
T52 |
12 |
|
T53 |
673 |
|
T109 |
20 |
auto[1] |
auto[1] |
155349 |
1 |
|
|
T45 |
1 |
|
T52 |
11 |
|
T53 |
664 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311166 |
1 |
|
|
T45 |
1 |
|
T52 |
21 |
|
T53 |
1372 |
auto[1] |
310493 |
1 |
|
|
T45 |
5 |
|
T52 |
22 |
|
T53 |
1310 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
310514 |
1 |
|
|
T45 |
4 |
|
T52 |
23 |
|
T53 |
1305 |
auto[1] |
311145 |
1 |
|
|
T45 |
2 |
|
T52 |
20 |
|
T53 |
1377 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
155562 |
1 |
|
|
T45 |
1 |
|
T52 |
11 |
|
T53 |
664 |
auto[0] |
auto[1] |
155604 |
1 |
|
|
T52 |
10 |
|
T53 |
708 |
|
T109 |
23 |
auto[1] |
auto[0] |
154952 |
1 |
|
|
T45 |
3 |
|
T52 |
12 |
|
T53 |
641 |
auto[1] |
auto[1] |
155541 |
1 |
|
|
T45 |
2 |
|
T52 |
10 |
|
T53 |
669 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311737 |
1 |
|
|
T45 |
4 |
|
T52 |
23 |
|
T53 |
1286 |
auto[1] |
309922 |
1 |
|
|
T45 |
2 |
|
T52 |
20 |
|
T53 |
1396 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
311261 |
1 |
|
|
T45 |
2 |
|
T52 |
22 |
|
T53 |
1352 |
auto[1] |
310398 |
1 |
|
|
T45 |
4 |
|
T52 |
21 |
|
T53 |
1330 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
156227 |
1 |
|
|
T45 |
1 |
|
T52 |
12 |
|
T53 |
666 |
auto[0] |
auto[1] |
155510 |
1 |
|
|
T45 |
3 |
|
T52 |
11 |
|
T53 |
620 |
auto[1] |
auto[0] |
155034 |
1 |
|
|
T45 |
1 |
|
T52 |
10 |
|
T53 |
686 |
auto[1] |
auto[1] |
154888 |
1 |
|
|
T45 |
1 |
|
T52 |
10 |
|
T53 |
710 |