Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
316079 |
1 |
|
|
T32 |
6378 |
|
T43 |
2 |
|
T51 |
19 |
auto[1] |
316510 |
1 |
|
|
T32 |
6509 |
|
T43 |
3 |
|
T51 |
11 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
316415 |
1 |
|
|
T32 |
6527 |
|
T43 |
5 |
|
T51 |
16 |
auto[1] |
316174 |
1 |
|
|
T32 |
6360 |
|
T51 |
14 |
|
T44 |
2 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
157893 |
1 |
|
|
T32 |
3202 |
|
T43 |
2 |
|
T51 |
9 |
auto[0] |
auto[1] |
158186 |
1 |
|
|
T32 |
3176 |
|
T51 |
10 |
|
T44 |
1 |
auto[1] |
auto[0] |
158522 |
1 |
|
|
T32 |
3325 |
|
T43 |
3 |
|
T51 |
7 |
auto[1] |
auto[1] |
157988 |
1 |
|
|
T32 |
3184 |
|
T51 |
4 |
|
T44 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
316077 |
1 |
|
|
T32 |
6445 |
|
T43 |
5 |
|
T51 |
16 |
auto[1] |
316512 |
1 |
|
|
T32 |
6442 |
|
T51 |
14 |
|
T44 |
2 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
315703 |
1 |
|
|
T32 |
6512 |
|
T43 |
1 |
|
T51 |
16 |
auto[1] |
316886 |
1 |
|
|
T32 |
6375 |
|
T43 |
4 |
|
T51 |
14 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
157580 |
1 |
|
|
T32 |
3247 |
|
T43 |
1 |
|
T51 |
9 |
auto[0] |
auto[1] |
158497 |
1 |
|
|
T32 |
3198 |
|
T43 |
4 |
|
T51 |
7 |
auto[1] |
auto[0] |
158123 |
1 |
|
|
T32 |
3265 |
|
T51 |
7 |
|
T44 |
1 |
auto[1] |
auto[1] |
158389 |
1 |
|
|
T32 |
3177 |
|
T51 |
7 |
|
T44 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
315772 |
1 |
|
|
T32 |
6584 |
|
T43 |
2 |
|
T51 |
17 |
auto[1] |
316817 |
1 |
|
|
T32 |
6303 |
|
T43 |
3 |
|
T51 |
13 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
316038 |
1 |
|
|
T32 |
6540 |
|
T43 |
3 |
|
T51 |
11 |
auto[1] |
316551 |
1 |
|
|
T32 |
6347 |
|
T43 |
2 |
|
T51 |
19 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
157858 |
1 |
|
|
T32 |
3324 |
|
T43 |
1 |
|
T51 |
5 |
auto[0] |
auto[1] |
157914 |
1 |
|
|
T32 |
3260 |
|
T43 |
1 |
|
T51 |
12 |
auto[1] |
auto[0] |
158180 |
1 |
|
|
T32 |
3216 |
|
T43 |
2 |
|
T51 |
6 |
auto[1] |
auto[1] |
158637 |
1 |
|
|
T32 |
3087 |
|
T43 |
1 |
|
T51 |
7 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
317125 |
1 |
|
|
T32 |
6528 |
|
T43 |
1 |
|
T51 |
16 |
auto[1] |
315464 |
1 |
|
|
T32 |
6359 |
|
T43 |
4 |
|
T51 |
14 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
317085 |
1 |
|
|
T32 |
6469 |
|
T43 |
4 |
|
T51 |
23 |
auto[1] |
315504 |
1 |
|
|
T32 |
6418 |
|
T43 |
1 |
|
T51 |
7 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
159154 |
1 |
|
|
T32 |
3239 |
|
T43 |
1 |
|
T51 |
12 |
auto[0] |
auto[1] |
157971 |
1 |
|
|
T32 |
3289 |
|
T51 |
4 |
|
T44 |
3 |
auto[1] |
auto[0] |
157931 |
1 |
|
|
T32 |
3230 |
|
T43 |
3 |
|
T51 |
11 |
auto[1] |
auto[1] |
157533 |
1 |
|
|
T32 |
3129 |
|
T43 |
1 |
|
T51 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
317152 |
1 |
|
|
T32 |
6462 |
|
T43 |
1 |
|
T51 |
12 |
auto[1] |
315437 |
1 |
|
|
T32 |
6425 |
|
T43 |
4 |
|
T51 |
18 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
316478 |
1 |
|
|
T32 |
6335 |
|
T43 |
1 |
|
T51 |
20 |
auto[1] |
316111 |
1 |
|
|
T32 |
6552 |
|
T43 |
4 |
|
T51 |
10 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
158547 |
1 |
|
|
T32 |
3152 |
|
T51 |
10 |
|
T44 |
3 |
auto[0] |
auto[1] |
158605 |
1 |
|
|
T32 |
3310 |
|
T43 |
1 |
|
T51 |
2 |
auto[1] |
auto[0] |
157931 |
1 |
|
|
T32 |
3183 |
|
T43 |
1 |
|
T51 |
10 |
auto[1] |
auto[1] |
157506 |
1 |
|
|
T32 |
3242 |
|
T43 |
3 |
|
T51 |
8 |