Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353456 |
1 |
|
|
T32 |
5 |
|
T50 |
28 |
|
T51 |
1541 |
auto[1] |
352613 |
1 |
|
|
T32 |
4 |
|
T50 |
28 |
|
T51 |
1599 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353456 |
1 |
|
|
T32 |
2 |
|
T50 |
29 |
|
T51 |
1600 |
auto[1] |
352613 |
1 |
|
|
T32 |
7 |
|
T50 |
27 |
|
T51 |
1540 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176927 |
1 |
|
|
T32 |
1 |
|
T50 |
13 |
|
T51 |
791 |
auto[0] |
auto[1] |
176529 |
1 |
|
|
T32 |
4 |
|
T50 |
15 |
|
T51 |
750 |
auto[1] |
auto[0] |
176529 |
1 |
|
|
T32 |
1 |
|
T50 |
16 |
|
T51 |
809 |
auto[1] |
auto[1] |
176084 |
1 |
|
|
T32 |
3 |
|
T50 |
12 |
|
T51 |
790 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352669 |
1 |
|
|
T32 |
8 |
|
T50 |
31 |
|
T51 |
1568 |
auto[1] |
353400 |
1 |
|
|
T32 |
1 |
|
T50 |
25 |
|
T51 |
1572 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353461 |
1 |
|
|
T32 |
4 |
|
T50 |
26 |
|
T51 |
1539 |
auto[1] |
352608 |
1 |
|
|
T32 |
5 |
|
T50 |
30 |
|
T51 |
1601 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176506 |
1 |
|
|
T32 |
4 |
|
T50 |
18 |
|
T51 |
772 |
auto[0] |
auto[1] |
176163 |
1 |
|
|
T32 |
4 |
|
T50 |
13 |
|
T51 |
796 |
auto[1] |
auto[0] |
176955 |
1 |
|
|
T50 |
8 |
|
T51 |
767 |
|
T112 |
201 |
auto[1] |
auto[1] |
176445 |
1 |
|
|
T32 |
1 |
|
T50 |
17 |
|
T51 |
805 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353039 |
1 |
|
|
T32 |
7 |
|
T50 |
28 |
|
T51 |
1562 |
auto[1] |
353030 |
1 |
|
|
T32 |
2 |
|
T50 |
28 |
|
T51 |
1578 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353526 |
1 |
|
|
T32 |
8 |
|
T50 |
21 |
|
T51 |
1572 |
auto[1] |
352543 |
1 |
|
|
T32 |
1 |
|
T50 |
35 |
|
T51 |
1568 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176470 |
1 |
|
|
T32 |
6 |
|
T50 |
12 |
|
T51 |
781 |
auto[0] |
auto[1] |
176569 |
1 |
|
|
T32 |
1 |
|
T50 |
16 |
|
T51 |
781 |
auto[1] |
auto[0] |
177056 |
1 |
|
|
T32 |
2 |
|
T50 |
9 |
|
T51 |
791 |
auto[1] |
auto[1] |
175974 |
1 |
|
|
T50 |
19 |
|
T51 |
787 |
|
T112 |
205 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352631 |
1 |
|
|
T32 |
4 |
|
T50 |
26 |
|
T51 |
1568 |
auto[1] |
353438 |
1 |
|
|
T32 |
5 |
|
T50 |
30 |
|
T51 |
1572 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352396 |
1 |
|
|
T32 |
3 |
|
T50 |
27 |
|
T51 |
1566 |
auto[1] |
353673 |
1 |
|
|
T32 |
6 |
|
T50 |
29 |
|
T51 |
1574 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
175774 |
1 |
|
|
T32 |
2 |
|
T50 |
9 |
|
T51 |
787 |
auto[0] |
auto[1] |
176857 |
1 |
|
|
T32 |
2 |
|
T50 |
17 |
|
T51 |
781 |
auto[1] |
auto[0] |
176622 |
1 |
|
|
T32 |
1 |
|
T50 |
18 |
|
T51 |
779 |
auto[1] |
auto[1] |
176816 |
1 |
|
|
T32 |
4 |
|
T50 |
12 |
|
T51 |
793 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352731 |
1 |
|
|
T32 |
6 |
|
T50 |
24 |
|
T51 |
1584 |
auto[1] |
353338 |
1 |
|
|
T32 |
3 |
|
T50 |
32 |
|
T51 |
1556 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353071 |
1 |
|
|
T32 |
7 |
|
T50 |
31 |
|
T51 |
1539 |
auto[1] |
352998 |
1 |
|
|
T32 |
2 |
|
T50 |
25 |
|
T51 |
1601 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176643 |
1 |
|
|
T32 |
6 |
|
T50 |
16 |
|
T51 |
789 |
auto[0] |
auto[1] |
176088 |
1 |
|
|
T50 |
8 |
|
T51 |
795 |
|
T112 |
177 |
auto[1] |
auto[0] |
176428 |
1 |
|
|
T32 |
1 |
|
T50 |
15 |
|
T51 |
750 |
auto[1] |
auto[1] |
176910 |
1 |
|
|
T32 |
2 |
|
T50 |
17 |
|
T51 |
806 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353088 |
1 |
|
|
T32 |
4 |
|
T50 |
24 |
|
T51 |
1572 |
auto[1] |
352981 |
1 |
|
|
T32 |
5 |
|
T50 |
32 |
|
T51 |
1568 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353471 |
1 |
|
|
T32 |
5 |
|
T50 |
33 |
|
T51 |
1512 |
auto[1] |
352598 |
1 |
|
|
T32 |
4 |
|
T50 |
23 |
|
T51 |
1628 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176777 |
1 |
|
|
T32 |
3 |
|
T50 |
14 |
|
T51 |
750 |
auto[0] |
auto[1] |
176311 |
1 |
|
|
T32 |
1 |
|
T50 |
10 |
|
T51 |
822 |
auto[1] |
auto[0] |
176694 |
1 |
|
|
T32 |
2 |
|
T50 |
19 |
|
T51 |
762 |
auto[1] |
auto[1] |
176287 |
1 |
|
|
T32 |
3 |
|
T50 |
13 |
|
T51 |
806 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352556 |
1 |
|
|
T32 |
7 |
|
T50 |
27 |
|
T51 |
1534 |
auto[1] |
353513 |
1 |
|
|
T32 |
2 |
|
T50 |
29 |
|
T51 |
1606 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353373 |
1 |
|
|
T32 |
5 |
|
T50 |
19 |
|
T51 |
1587 |
auto[1] |
352696 |
1 |
|
|
T32 |
4 |
|
T50 |
37 |
|
T51 |
1553 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176568 |
1 |
|
|
T32 |
4 |
|
T50 |
10 |
|
T51 |
764 |
auto[0] |
auto[1] |
175988 |
1 |
|
|
T32 |
3 |
|
T50 |
17 |
|
T51 |
770 |
auto[1] |
auto[0] |
176805 |
1 |
|
|
T32 |
1 |
|
T50 |
9 |
|
T51 |
823 |
auto[1] |
auto[1] |
176708 |
1 |
|
|
T32 |
1 |
|
T50 |
20 |
|
T51 |
783 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352978 |
1 |
|
|
T32 |
4 |
|
T50 |
23 |
|
T51 |
1599 |
auto[1] |
353091 |
1 |
|
|
T32 |
5 |
|
T50 |
33 |
|
T51 |
1541 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353237 |
1 |
|
|
T32 |
3 |
|
T50 |
25 |
|
T51 |
1508 |
auto[1] |
352832 |
1 |
|
|
T32 |
6 |
|
T50 |
31 |
|
T51 |
1632 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176534 |
1 |
|
|
T50 |
9 |
|
T51 |
774 |
|
T112 |
198 |
auto[0] |
auto[1] |
176444 |
1 |
|
|
T32 |
4 |
|
T50 |
14 |
|
T51 |
825 |
auto[1] |
auto[0] |
176703 |
1 |
|
|
T32 |
3 |
|
T50 |
16 |
|
T51 |
734 |
auto[1] |
auto[1] |
176388 |
1 |
|
|
T32 |
2 |
|
T50 |
17 |
|
T51 |
807 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353088 |
1 |
|
|
T32 |
6 |
|
T50 |
25 |
|
T51 |
1599 |
auto[1] |
352981 |
1 |
|
|
T32 |
3 |
|
T50 |
31 |
|
T51 |
1541 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353026 |
1 |
|
|
T32 |
1 |
|
T50 |
25 |
|
T51 |
1551 |
auto[1] |
353043 |
1 |
|
|
T32 |
8 |
|
T50 |
31 |
|
T51 |
1589 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176765 |
1 |
|
|
T32 |
1 |
|
T50 |
12 |
|
T51 |
779 |
auto[0] |
auto[1] |
176323 |
1 |
|
|
T32 |
5 |
|
T50 |
13 |
|
T51 |
820 |
auto[1] |
auto[0] |
176261 |
1 |
|
|
T50 |
13 |
|
T51 |
772 |
|
T112 |
188 |
auto[1] |
auto[1] |
176720 |
1 |
|
|
T32 |
3 |
|
T50 |
18 |
|
T51 |
769 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353428 |
1 |
|
|
T32 |
1 |
|
T50 |
18 |
|
T51 |
1558 |
auto[1] |
352792 |
1 |
|
|
T32 |
8 |
|
T50 |
32 |
|
T51 |
1565 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352982 |
1 |
|
|
T32 |
4 |
|
T50 |
20 |
|
T51 |
1538 |
auto[1] |
353238 |
1 |
|
|
T32 |
5 |
|
T50 |
30 |
|
T51 |
1585 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176851 |
1 |
|
|
T50 |
7 |
|
T51 |
778 |
|
T112 |
207 |
auto[0] |
auto[1] |
176577 |
1 |
|
|
T32 |
1 |
|
T50 |
11 |
|
T51 |
780 |
auto[1] |
auto[0] |
176131 |
1 |
|
|
T32 |
4 |
|
T50 |
13 |
|
T51 |
760 |
auto[1] |
auto[1] |
176661 |
1 |
|
|
T32 |
4 |
|
T50 |
19 |
|
T51 |
805 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353342 |
1 |
|
|
T32 |
5 |
|
T50 |
19 |
|
T51 |
1551 |
auto[1] |
352878 |
1 |
|
|
T32 |
4 |
|
T50 |
31 |
|
T51 |
1572 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353656 |
1 |
|
|
T32 |
8 |
|
T50 |
24 |
|
T51 |
1576 |
auto[1] |
352564 |
1 |
|
|
T32 |
1 |
|
T50 |
26 |
|
T51 |
1547 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177180 |
1 |
|
|
T32 |
4 |
|
T50 |
11 |
|
T51 |
793 |
auto[0] |
auto[1] |
176162 |
1 |
|
|
T32 |
1 |
|
T50 |
8 |
|
T51 |
758 |
auto[1] |
auto[0] |
176476 |
1 |
|
|
T32 |
4 |
|
T50 |
13 |
|
T51 |
783 |
auto[1] |
auto[1] |
176402 |
1 |
|
|
T50 |
18 |
|
T51 |
789 |
|
T112 |
188 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354052 |
1 |
|
|
T32 |
5 |
|
T50 |
19 |
|
T51 |
1567 |
auto[1] |
352168 |
1 |
|
|
T32 |
4 |
|
T50 |
31 |
|
T51 |
1556 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353021 |
1 |
|
|
T32 |
6 |
|
T50 |
23 |
|
T51 |
1484 |
auto[1] |
353199 |
1 |
|
|
T32 |
3 |
|
T50 |
27 |
|
T51 |
1639 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177277 |
1 |
|
|
T32 |
4 |
|
T50 |
10 |
|
T51 |
769 |
auto[0] |
auto[1] |
176775 |
1 |
|
|
T32 |
1 |
|
T50 |
9 |
|
T51 |
798 |
auto[1] |
auto[0] |
175744 |
1 |
|
|
T32 |
2 |
|
T50 |
13 |
|
T51 |
715 |
auto[1] |
auto[1] |
176424 |
1 |
|
|
T32 |
2 |
|
T50 |
18 |
|
T51 |
841 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353419 |
1 |
|
|
T32 |
5 |
|
T50 |
19 |
|
T51 |
1565 |
auto[1] |
352801 |
1 |
|
|
T32 |
4 |
|
T50 |
31 |
|
T51 |
1558 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352735 |
1 |
|
|
T32 |
7 |
|
T50 |
24 |
|
T51 |
1514 |
auto[1] |
353485 |
1 |
|
|
T32 |
2 |
|
T50 |
26 |
|
T51 |
1609 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176722 |
1 |
|
|
T32 |
4 |
|
T50 |
7 |
|
T51 |
775 |
auto[0] |
auto[1] |
176697 |
1 |
|
|
T32 |
1 |
|
T50 |
12 |
|
T51 |
790 |
auto[1] |
auto[0] |
176013 |
1 |
|
|
T32 |
3 |
|
T50 |
17 |
|
T51 |
739 |
auto[1] |
auto[1] |
176788 |
1 |
|
|
T32 |
1 |
|
T50 |
14 |
|
T51 |
819 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353636 |
1 |
|
|
T32 |
4 |
|
T50 |
27 |
|
T51 |
1593 |
auto[1] |
352584 |
1 |
|
|
T32 |
5 |
|
T50 |
23 |
|
T51 |
1530 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353158 |
1 |
|
|
T32 |
7 |
|
T50 |
28 |
|
T51 |
1609 |
auto[1] |
353062 |
1 |
|
|
T32 |
2 |
|
T50 |
22 |
|
T51 |
1514 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176927 |
1 |
|
|
T32 |
3 |
|
T50 |
18 |
|
T51 |
796 |
auto[0] |
auto[1] |
176709 |
1 |
|
|
T32 |
1 |
|
T50 |
9 |
|
T51 |
797 |
auto[1] |
auto[0] |
176231 |
1 |
|
|
T32 |
4 |
|
T50 |
10 |
|
T51 |
813 |
auto[1] |
auto[1] |
176353 |
1 |
|
|
T32 |
1 |
|
T50 |
13 |
|
T51 |
717 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353211 |
1 |
|
|
T32 |
5 |
|
T50 |
26 |
|
T51 |
1512 |
auto[1] |
353009 |
1 |
|
|
T32 |
4 |
|
T50 |
24 |
|
T51 |
1611 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352751 |
1 |
|
|
T32 |
5 |
|
T50 |
31 |
|
T51 |
1555 |
auto[1] |
353469 |
1 |
|
|
T32 |
4 |
|
T50 |
19 |
|
T51 |
1568 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176274 |
1 |
|
|
T32 |
2 |
|
T50 |
18 |
|
T51 |
741 |
auto[0] |
auto[1] |
176937 |
1 |
|
|
T32 |
3 |
|
T50 |
8 |
|
T51 |
771 |
auto[1] |
auto[0] |
176477 |
1 |
|
|
T32 |
3 |
|
T50 |
13 |
|
T51 |
814 |
auto[1] |
auto[1] |
176532 |
1 |
|
|
T32 |
1 |
|
T50 |
11 |
|
T51 |
797 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353241 |
1 |
|
|
T32 |
5 |
|
T50 |
28 |
|
T51 |
1568 |
auto[1] |
352979 |
1 |
|
|
T32 |
4 |
|
T50 |
22 |
|
T51 |
1555 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352606 |
1 |
|
|
T32 |
5 |
|
T50 |
28 |
|
T51 |
1596 |
auto[1] |
353614 |
1 |
|
|
T32 |
4 |
|
T50 |
22 |
|
T51 |
1527 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176649 |
1 |
|
|
T32 |
3 |
|
T50 |
17 |
|
T51 |
805 |
auto[0] |
auto[1] |
176592 |
1 |
|
|
T32 |
2 |
|
T50 |
11 |
|
T51 |
763 |
auto[1] |
auto[0] |
175957 |
1 |
|
|
T32 |
2 |
|
T50 |
11 |
|
T51 |
791 |
auto[1] |
auto[1] |
177022 |
1 |
|
|
T32 |
2 |
|
T50 |
11 |
|
T51 |
764 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352698 |
1 |
|
|
T32 |
6 |
|
T50 |
28 |
|
T51 |
1517 |
auto[1] |
353522 |
1 |
|
|
T32 |
3 |
|
T50 |
22 |
|
T51 |
1606 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353530 |
1 |
|
|
T32 |
8 |
|
T50 |
24 |
|
T51 |
1559 |
auto[1] |
352690 |
1 |
|
|
T32 |
1 |
|
T50 |
26 |
|
T51 |
1564 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176574 |
1 |
|
|
T32 |
5 |
|
T50 |
12 |
|
T51 |
754 |
auto[0] |
auto[1] |
176124 |
1 |
|
|
T32 |
1 |
|
T50 |
16 |
|
T51 |
763 |
auto[1] |
auto[0] |
176956 |
1 |
|
|
T32 |
3 |
|
T50 |
12 |
|
T51 |
805 |
auto[1] |
auto[1] |
176566 |
1 |
|
|
T50 |
10 |
|
T51 |
801 |
|
T112 |
181 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353705 |
1 |
|
|
T32 |
5 |
|
T50 |
30 |
|
T51 |
1577 |
auto[1] |
352515 |
1 |
|
|
T32 |
4 |
|
T50 |
20 |
|
T51 |
1546 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353545 |
1 |
|
|
T32 |
2 |
|
T50 |
26 |
|
T51 |
1570 |
auto[1] |
352675 |
1 |
|
|
T32 |
7 |
|
T50 |
24 |
|
T51 |
1553 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177077 |
1 |
|
|
T32 |
1 |
|
T50 |
17 |
|
T51 |
798 |
auto[0] |
auto[1] |
176628 |
1 |
|
|
T32 |
4 |
|
T50 |
13 |
|
T51 |
779 |
auto[1] |
auto[0] |
176468 |
1 |
|
|
T32 |
1 |
|
T50 |
9 |
|
T51 |
772 |
auto[1] |
auto[1] |
176047 |
1 |
|
|
T32 |
3 |
|
T50 |
11 |
|
T51 |
774 |