Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353434 |
1 |
|
|
T32 |
5 |
|
T50 |
25 |
|
T51 |
1609 |
auto[1] |
352786 |
1 |
|
|
T32 |
4 |
|
T50 |
25 |
|
T51 |
1514 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353280 |
1 |
|
|
T32 |
6 |
|
T50 |
24 |
|
T51 |
1628 |
auto[1] |
352940 |
1 |
|
|
T32 |
3 |
|
T50 |
26 |
|
T51 |
1495 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176642 |
1 |
|
|
T32 |
4 |
|
T50 |
14 |
|
T51 |
819 |
auto[0] |
auto[1] |
176792 |
1 |
|
|
T32 |
1 |
|
T50 |
11 |
|
T51 |
790 |
auto[1] |
auto[0] |
176638 |
1 |
|
|
T32 |
2 |
|
T50 |
10 |
|
T51 |
809 |
auto[1] |
auto[1] |
176148 |
1 |
|
|
T32 |
2 |
|
T50 |
15 |
|
T51 |
705 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353628 |
1 |
|
|
T32 |
3 |
|
T50 |
24 |
|
T51 |
1580 |
auto[1] |
352592 |
1 |
|
|
T32 |
6 |
|
T50 |
26 |
|
T51 |
1543 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352768 |
1 |
|
|
T32 |
4 |
|
T50 |
26 |
|
T51 |
1550 |
auto[1] |
353452 |
1 |
|
|
T32 |
5 |
|
T50 |
24 |
|
T51 |
1573 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176570 |
1 |
|
|
T50 |
11 |
|
T51 |
773 |
|
T112 |
201 |
auto[0] |
auto[1] |
177058 |
1 |
|
|
T32 |
3 |
|
T50 |
13 |
|
T51 |
807 |
auto[1] |
auto[0] |
176198 |
1 |
|
|
T32 |
4 |
|
T50 |
15 |
|
T51 |
777 |
auto[1] |
auto[1] |
176394 |
1 |
|
|
T32 |
2 |
|
T50 |
11 |
|
T51 |
766 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353317 |
1 |
|
|
T32 |
4 |
|
T50 |
22 |
|
T51 |
1531 |
auto[1] |
352903 |
1 |
|
|
T32 |
5 |
|
T50 |
28 |
|
T51 |
1592 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353180 |
1 |
|
|
T32 |
4 |
|
T50 |
27 |
|
T51 |
1586 |
auto[1] |
353040 |
1 |
|
|
T32 |
5 |
|
T50 |
23 |
|
T51 |
1537 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176545 |
1 |
|
|
T32 |
2 |
|
T50 |
13 |
|
T51 |
782 |
auto[0] |
auto[1] |
176772 |
1 |
|
|
T32 |
2 |
|
T50 |
9 |
|
T51 |
749 |
auto[1] |
auto[0] |
176635 |
1 |
|
|
T32 |
2 |
|
T50 |
14 |
|
T51 |
804 |
auto[1] |
auto[1] |
176268 |
1 |
|
|
T32 |
3 |
|
T50 |
14 |
|
T51 |
788 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353420 |
1 |
|
|
T32 |
4 |
|
T50 |
27 |
|
T51 |
1524 |
auto[1] |
352800 |
1 |
|
|
T32 |
5 |
|
T50 |
23 |
|
T51 |
1599 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353081 |
1 |
|
|
T32 |
4 |
|
T50 |
25 |
|
T51 |
1570 |
auto[1] |
353139 |
1 |
|
|
T32 |
5 |
|
T50 |
25 |
|
T51 |
1553 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176430 |
1 |
|
|
T32 |
2 |
|
T50 |
12 |
|
T51 |
754 |
auto[0] |
auto[1] |
176990 |
1 |
|
|
T32 |
2 |
|
T50 |
15 |
|
T51 |
770 |
auto[1] |
auto[0] |
176651 |
1 |
|
|
T32 |
2 |
|
T50 |
13 |
|
T51 |
816 |
auto[1] |
auto[1] |
176149 |
1 |
|
|
T32 |
3 |
|
T50 |
10 |
|
T51 |
783 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352725 |
1 |
|
|
T32 |
3 |
|
T50 |
25 |
|
T51 |
1575 |
auto[1] |
353495 |
1 |
|
|
T32 |
6 |
|
T50 |
25 |
|
T51 |
1548 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353378 |
1 |
|
|
T32 |
5 |
|
T50 |
25 |
|
T51 |
1581 |
auto[1] |
352842 |
1 |
|
|
T32 |
4 |
|
T50 |
25 |
|
T51 |
1542 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176271 |
1 |
|
|
T32 |
2 |
|
T50 |
11 |
|
T51 |
810 |
auto[0] |
auto[1] |
176454 |
1 |
|
|
T32 |
1 |
|
T50 |
14 |
|
T51 |
765 |
auto[1] |
auto[0] |
177107 |
1 |
|
|
T32 |
3 |
|
T50 |
14 |
|
T51 |
771 |
auto[1] |
auto[1] |
176388 |
1 |
|
|
T32 |
3 |
|
T50 |
11 |
|
T51 |
777 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352704 |
1 |
|
|
T32 |
3 |
|
T50 |
24 |
|
T51 |
1549 |
auto[1] |
353516 |
1 |
|
|
T32 |
6 |
|
T50 |
26 |
|
T51 |
1574 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352497 |
1 |
|
|
T32 |
4 |
|
T50 |
20 |
|
T51 |
1483 |
auto[1] |
353723 |
1 |
|
|
T32 |
5 |
|
T50 |
30 |
|
T51 |
1640 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176059 |
1 |
|
|
T32 |
2 |
|
T50 |
9 |
|
T51 |
734 |
auto[0] |
auto[1] |
176645 |
1 |
|
|
T32 |
1 |
|
T50 |
15 |
|
T51 |
815 |
auto[1] |
auto[0] |
176438 |
1 |
|
|
T32 |
2 |
|
T50 |
11 |
|
T51 |
749 |
auto[1] |
auto[1] |
177078 |
1 |
|
|
T32 |
4 |
|
T50 |
15 |
|
T51 |
825 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353262 |
1 |
|
|
T32 |
4 |
|
T50 |
32 |
|
T51 |
1551 |
auto[1] |
352958 |
1 |
|
|
T32 |
5 |
|
T50 |
18 |
|
T51 |
1572 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353434 |
1 |
|
|
T32 |
3 |
|
T50 |
25 |
|
T51 |
1580 |
auto[1] |
352786 |
1 |
|
|
T32 |
6 |
|
T50 |
25 |
|
T51 |
1543 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176951 |
1 |
|
|
T32 |
1 |
|
T50 |
15 |
|
T51 |
767 |
auto[0] |
auto[1] |
176311 |
1 |
|
|
T32 |
3 |
|
T50 |
17 |
|
T51 |
784 |
auto[1] |
auto[0] |
176483 |
1 |
|
|
T32 |
2 |
|
T50 |
10 |
|
T51 |
813 |
auto[1] |
auto[1] |
176475 |
1 |
|
|
T32 |
3 |
|
T50 |
8 |
|
T51 |
759 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354368 |
1 |
|
|
T32 |
7 |
|
T50 |
31 |
|
T51 |
1585 |
auto[1] |
353230 |
1 |
|
|
T32 |
9 |
|
T50 |
20 |
|
T51 |
1476 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353533 |
1 |
|
|
T32 |
5 |
|
T50 |
25 |
|
T51 |
1534 |
auto[1] |
354065 |
1 |
|
|
T32 |
11 |
|
T50 |
26 |
|
T51 |
1527 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176981 |
1 |
|
|
T32 |
1 |
|
T50 |
18 |
|
T51 |
784 |
auto[0] |
auto[1] |
177387 |
1 |
|
|
T32 |
6 |
|
T50 |
13 |
|
T51 |
801 |
auto[1] |
auto[0] |
176552 |
1 |
|
|
T32 |
4 |
|
T50 |
7 |
|
T51 |
750 |
auto[1] |
auto[1] |
176678 |
1 |
|
|
T32 |
5 |
|
T50 |
13 |
|
T51 |
726 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354120 |
1 |
|
|
T32 |
10 |
|
T50 |
28 |
|
T51 |
1546 |
auto[1] |
353478 |
1 |
|
|
T32 |
6 |
|
T50 |
23 |
|
T51 |
1515 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353832 |
1 |
|
|
T32 |
8 |
|
T50 |
27 |
|
T51 |
1517 |
auto[1] |
353766 |
1 |
|
|
T32 |
8 |
|
T50 |
24 |
|
T51 |
1544 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177258 |
1 |
|
|
T32 |
6 |
|
T50 |
12 |
|
T51 |
744 |
auto[0] |
auto[1] |
176862 |
1 |
|
|
T32 |
4 |
|
T50 |
16 |
|
T51 |
802 |
auto[1] |
auto[0] |
176574 |
1 |
|
|
T32 |
2 |
|
T50 |
15 |
|
T51 |
773 |
auto[1] |
auto[1] |
176904 |
1 |
|
|
T32 |
4 |
|
T50 |
8 |
|
T51 |
742 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354128 |
1 |
|
|
T32 |
8 |
|
T50 |
28 |
|
T51 |
1533 |
auto[1] |
353470 |
1 |
|
|
T32 |
8 |
|
T50 |
23 |
|
T51 |
1528 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353879 |
1 |
|
|
T32 |
8 |
|
T50 |
26 |
|
T51 |
1530 |
auto[1] |
353719 |
1 |
|
|
T32 |
8 |
|
T50 |
25 |
|
T51 |
1531 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177027 |
1 |
|
|
T32 |
2 |
|
T50 |
16 |
|
T51 |
749 |
auto[0] |
auto[1] |
177101 |
1 |
|
|
T32 |
6 |
|
T50 |
12 |
|
T51 |
784 |
auto[1] |
auto[0] |
176852 |
1 |
|
|
T32 |
6 |
|
T50 |
10 |
|
T51 |
781 |
auto[1] |
auto[1] |
176618 |
1 |
|
|
T32 |
2 |
|
T50 |
13 |
|
T51 |
747 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353246 |
1 |
|
|
T32 |
11 |
|
T50 |
22 |
|
T51 |
1495 |
auto[1] |
354352 |
1 |
|
|
T32 |
5 |
|
T50 |
29 |
|
T51 |
1566 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353998 |
1 |
|
|
T32 |
8 |
|
T50 |
25 |
|
T51 |
1530 |
auto[1] |
353600 |
1 |
|
|
T32 |
8 |
|
T50 |
26 |
|
T51 |
1531 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177309 |
1 |
|
|
T32 |
4 |
|
T50 |
9 |
|
T51 |
788 |
auto[0] |
auto[1] |
175937 |
1 |
|
|
T32 |
7 |
|
T50 |
13 |
|
T51 |
707 |
auto[1] |
auto[0] |
176689 |
1 |
|
|
T32 |
4 |
|
T50 |
16 |
|
T51 |
742 |
auto[1] |
auto[1] |
177663 |
1 |
|
|
T32 |
1 |
|
T50 |
13 |
|
T51 |
824 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354208 |
1 |
|
|
T32 |
7 |
|
T50 |
26 |
|
T51 |
1544 |
auto[1] |
353390 |
1 |
|
|
T32 |
9 |
|
T50 |
25 |
|
T51 |
1517 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353607 |
1 |
|
|
T32 |
9 |
|
T50 |
26 |
|
T51 |
1497 |
auto[1] |
353991 |
1 |
|
|
T32 |
7 |
|
T50 |
25 |
|
T51 |
1564 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177124 |
1 |
|
|
T32 |
4 |
|
T50 |
13 |
|
T51 |
765 |
auto[0] |
auto[1] |
177084 |
1 |
|
|
T32 |
3 |
|
T50 |
13 |
|
T51 |
779 |
auto[1] |
auto[0] |
176483 |
1 |
|
|
T32 |
5 |
|
T50 |
13 |
|
T51 |
732 |
auto[1] |
auto[1] |
176907 |
1 |
|
|
T32 |
4 |
|
T50 |
12 |
|
T51 |
785 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353407 |
1 |
|
|
T32 |
7 |
|
T50 |
23 |
|
T51 |
1525 |
auto[1] |
354191 |
1 |
|
|
T32 |
9 |
|
T50 |
28 |
|
T51 |
1536 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
352968 |
1 |
|
|
T32 |
10 |
|
T50 |
30 |
|
T51 |
1490 |
auto[1] |
354630 |
1 |
|
|
T32 |
6 |
|
T50 |
21 |
|
T51 |
1571 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176300 |
1 |
|
|
T32 |
5 |
|
T50 |
16 |
|
T51 |
737 |
auto[0] |
auto[1] |
177107 |
1 |
|
|
T32 |
2 |
|
T50 |
7 |
|
T51 |
788 |
auto[1] |
auto[0] |
176668 |
1 |
|
|
T32 |
5 |
|
T50 |
14 |
|
T51 |
753 |
auto[1] |
auto[1] |
177523 |
1 |
|
|
T32 |
4 |
|
T50 |
14 |
|
T51 |
783 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353048 |
1 |
|
|
T32 |
7 |
|
T50 |
29 |
|
T51 |
1522 |
auto[1] |
354550 |
1 |
|
|
T32 |
9 |
|
T50 |
22 |
|
T51 |
1539 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354568 |
1 |
|
|
T32 |
8 |
|
T50 |
20 |
|
T51 |
1542 |
auto[1] |
353030 |
1 |
|
|
T32 |
8 |
|
T50 |
31 |
|
T51 |
1519 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176911 |
1 |
|
|
T32 |
3 |
|
T50 |
10 |
|
T51 |
762 |
auto[0] |
auto[1] |
176137 |
1 |
|
|
T32 |
4 |
|
T50 |
19 |
|
T51 |
760 |
auto[1] |
auto[0] |
177657 |
1 |
|
|
T32 |
5 |
|
T50 |
10 |
|
T51 |
780 |
auto[1] |
auto[1] |
176893 |
1 |
|
|
T32 |
4 |
|
T50 |
12 |
|
T51 |
759 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354127 |
1 |
|
|
T32 |
8 |
|
T50 |
22 |
|
T51 |
1518 |
auto[1] |
353471 |
1 |
|
|
T32 |
8 |
|
T50 |
29 |
|
T51 |
1543 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353459 |
1 |
|
|
T32 |
9 |
|
T50 |
24 |
|
T51 |
1497 |
auto[1] |
354139 |
1 |
|
|
T32 |
7 |
|
T50 |
27 |
|
T51 |
1564 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177017 |
1 |
|
|
T32 |
6 |
|
T50 |
12 |
|
T51 |
747 |
auto[0] |
auto[1] |
177110 |
1 |
|
|
T32 |
2 |
|
T50 |
10 |
|
T51 |
771 |
auto[1] |
auto[0] |
176442 |
1 |
|
|
T32 |
3 |
|
T50 |
12 |
|
T51 |
750 |
auto[1] |
auto[1] |
177029 |
1 |
|
|
T32 |
5 |
|
T50 |
17 |
|
T51 |
793 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353983 |
1 |
|
|
T32 |
10 |
|
T50 |
31 |
|
T51 |
1529 |
auto[1] |
353615 |
1 |
|
|
T32 |
6 |
|
T50 |
20 |
|
T51 |
1532 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353491 |
1 |
|
|
T32 |
7 |
|
T50 |
25 |
|
T51 |
1514 |
auto[1] |
354107 |
1 |
|
|
T32 |
9 |
|
T50 |
26 |
|
T51 |
1547 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
176888 |
1 |
|
|
T32 |
5 |
|
T50 |
17 |
|
T51 |
760 |
auto[0] |
auto[1] |
177095 |
1 |
|
|
T32 |
5 |
|
T50 |
14 |
|
T51 |
769 |
auto[1] |
auto[0] |
176603 |
1 |
|
|
T32 |
2 |
|
T50 |
8 |
|
T51 |
754 |
auto[1] |
auto[1] |
177012 |
1 |
|
|
T32 |
4 |
|
T50 |
12 |
|
T51 |
778 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353831 |
1 |
|
|
T32 |
10 |
|
T50 |
27 |
|
T51 |
1531 |
auto[1] |
353767 |
1 |
|
|
T32 |
6 |
|
T50 |
24 |
|
T51 |
1530 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354381 |
1 |
|
|
T32 |
7 |
|
T50 |
24 |
|
T51 |
1539 |
auto[1] |
353217 |
1 |
|
|
T32 |
9 |
|
T50 |
27 |
|
T51 |
1522 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177609 |
1 |
|
|
T32 |
4 |
|
T50 |
13 |
|
T51 |
756 |
auto[0] |
auto[1] |
176222 |
1 |
|
|
T32 |
6 |
|
T50 |
14 |
|
T51 |
775 |
auto[1] |
auto[0] |
176772 |
1 |
|
|
T32 |
3 |
|
T50 |
11 |
|
T51 |
783 |
auto[1] |
auto[1] |
176995 |
1 |
|
|
T32 |
3 |
|
T50 |
13 |
|
T51 |
747 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
354522 |
1 |
|
|
T32 |
7 |
|
T50 |
20 |
|
T51 |
1557 |
auto[1] |
353076 |
1 |
|
|
T32 |
9 |
|
T50 |
31 |
|
T51 |
1504 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
353098 |
1 |
|
|
T32 |
8 |
|
T50 |
26 |
|
T51 |
1545 |
auto[1] |
354500 |
1 |
|
|
T32 |
8 |
|
T50 |
25 |
|
T51 |
1516 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
177010 |
1 |
|
|
T32 |
3 |
|
T50 |
10 |
|
T51 |
795 |
auto[0] |
auto[1] |
177512 |
1 |
|
|
T32 |
4 |
|
T50 |
10 |
|
T51 |
762 |
auto[1] |
auto[0] |
176088 |
1 |
|
|
T32 |
5 |
|
T50 |
16 |
|
T51 |
750 |
auto[1] |
auto[1] |
176988 |
1 |
|
|
T32 |
4 |
|
T50 |
15 |
|
T51 |
754 |