Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142421 |
1 |
|
|
T27 |
13 |
|
T31 |
83 |
|
T32 |
2245 |
auto[1] |
142124 |
1 |
|
|
T27 |
21 |
|
T31 |
77 |
|
T32 |
2161 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
141952 |
1 |
|
|
T27 |
17 |
|
T31 |
88 |
|
T32 |
2171 |
auto[1] |
142593 |
1 |
|
|
T27 |
17 |
|
T31 |
72 |
|
T32 |
2235 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71020 |
1 |
|
|
T27 |
4 |
|
T31 |
49 |
|
T32 |
1094 |
auto[0] |
auto[1] |
71401 |
1 |
|
|
T27 |
9 |
|
T31 |
34 |
|
T32 |
1151 |
auto[1] |
auto[0] |
70932 |
1 |
|
|
T27 |
13 |
|
T31 |
39 |
|
T32 |
1077 |
auto[1] |
auto[1] |
71192 |
1 |
|
|
T27 |
8 |
|
T31 |
38 |
|
T32 |
1084 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142220 |
1 |
|
|
T27 |
18 |
|
T31 |
77 |
|
T32 |
2223 |
auto[1] |
142325 |
1 |
|
|
T27 |
16 |
|
T31 |
83 |
|
T32 |
2183 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
141861 |
1 |
|
|
T27 |
17 |
|
T31 |
87 |
|
T32 |
2193 |
auto[1] |
142684 |
1 |
|
|
T27 |
17 |
|
T31 |
73 |
|
T32 |
2213 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
70877 |
1 |
|
|
T27 |
10 |
|
T31 |
41 |
|
T32 |
1101 |
auto[0] |
auto[1] |
71343 |
1 |
|
|
T27 |
8 |
|
T31 |
36 |
|
T32 |
1122 |
auto[1] |
auto[0] |
70984 |
1 |
|
|
T27 |
7 |
|
T31 |
46 |
|
T32 |
1092 |
auto[1] |
auto[1] |
71341 |
1 |
|
|
T27 |
9 |
|
T31 |
37 |
|
T32 |
1091 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
141857 |
1 |
|
|
T27 |
19 |
|
T31 |
78 |
|
T32 |
2205 |
auto[1] |
142688 |
1 |
|
|
T27 |
15 |
|
T31 |
82 |
|
T32 |
2201 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142337 |
1 |
|
|
T27 |
15 |
|
T31 |
89 |
|
T32 |
2218 |
auto[1] |
142208 |
1 |
|
|
T27 |
19 |
|
T31 |
71 |
|
T32 |
2188 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
70901 |
1 |
|
|
T27 |
8 |
|
T31 |
45 |
|
T32 |
1151 |
auto[0] |
auto[1] |
70956 |
1 |
|
|
T27 |
11 |
|
T31 |
33 |
|
T32 |
1054 |
auto[1] |
auto[0] |
71436 |
1 |
|
|
T27 |
7 |
|
T31 |
44 |
|
T32 |
1067 |
auto[1] |
auto[1] |
71252 |
1 |
|
|
T27 |
8 |
|
T31 |
38 |
|
T32 |
1134 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142455 |
1 |
|
|
T27 |
13 |
|
T31 |
88 |
|
T32 |
2245 |
auto[1] |
142090 |
1 |
|
|
T27 |
21 |
|
T31 |
72 |
|
T32 |
2161 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142551 |
1 |
|
|
T27 |
19 |
|
T31 |
83 |
|
T32 |
2261 |
auto[1] |
141994 |
1 |
|
|
T27 |
15 |
|
T31 |
77 |
|
T32 |
2145 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71345 |
1 |
|
|
T27 |
8 |
|
T31 |
46 |
|
T32 |
1155 |
auto[0] |
auto[1] |
71110 |
1 |
|
|
T27 |
5 |
|
T31 |
42 |
|
T32 |
1090 |
auto[1] |
auto[0] |
71206 |
1 |
|
|
T27 |
11 |
|
T31 |
37 |
|
T32 |
1106 |
auto[1] |
auto[1] |
70884 |
1 |
|
|
T27 |
10 |
|
T31 |
35 |
|
T32 |
1055 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142096 |
1 |
|
|
T27 |
18 |
|
T31 |
77 |
|
T32 |
2193 |
auto[1] |
142449 |
1 |
|
|
T27 |
16 |
|
T31 |
83 |
|
T32 |
2213 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142665 |
1 |
|
|
T27 |
23 |
|
T31 |
87 |
|
T32 |
2194 |
auto[1] |
141880 |
1 |
|
|
T27 |
11 |
|
T31 |
73 |
|
T32 |
2212 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71149 |
1 |
|
|
T27 |
11 |
|
T31 |
43 |
|
T32 |
1115 |
auto[0] |
auto[1] |
70947 |
1 |
|
|
T27 |
7 |
|
T31 |
34 |
|
T32 |
1078 |
auto[1] |
auto[0] |
71516 |
1 |
|
|
T27 |
12 |
|
T31 |
44 |
|
T32 |
1079 |
auto[1] |
auto[1] |
70933 |
1 |
|
|
T27 |
4 |
|
T31 |
39 |
|
T32 |
1134 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142189 |
1 |
|
|
T27 |
16 |
|
T31 |
86 |
|
T32 |
2210 |
auto[1] |
142356 |
1 |
|
|
T27 |
18 |
|
T31 |
74 |
|
T32 |
2196 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
141981 |
1 |
|
|
T27 |
18 |
|
T31 |
80 |
|
T32 |
2239 |
auto[1] |
142564 |
1 |
|
|
T27 |
16 |
|
T31 |
80 |
|
T32 |
2167 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
70985 |
1 |
|
|
T27 |
7 |
|
T31 |
42 |
|
T32 |
1150 |
auto[0] |
auto[1] |
71204 |
1 |
|
|
T27 |
9 |
|
T31 |
44 |
|
T32 |
1060 |
auto[1] |
auto[0] |
70996 |
1 |
|
|
T27 |
11 |
|
T31 |
38 |
|
T32 |
1089 |
auto[1] |
auto[1] |
71360 |
1 |
|
|
T27 |
7 |
|
T31 |
36 |
|
T32 |
1107 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
141739 |
1 |
|
|
T27 |
16 |
|
T31 |
73 |
|
T32 |
2211 |
auto[1] |
142806 |
1 |
|
|
T27 |
18 |
|
T31 |
87 |
|
T32 |
2195 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142363 |
1 |
|
|
T27 |
18 |
|
T31 |
82 |
|
T32 |
2212 |
auto[1] |
142182 |
1 |
|
|
T27 |
16 |
|
T31 |
78 |
|
T32 |
2194 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
70935 |
1 |
|
|
T27 |
9 |
|
T31 |
38 |
|
T32 |
1113 |
auto[0] |
auto[1] |
70804 |
1 |
|
|
T27 |
7 |
|
T31 |
35 |
|
T32 |
1098 |
auto[1] |
auto[0] |
71428 |
1 |
|
|
T27 |
9 |
|
T31 |
44 |
|
T32 |
1099 |
auto[1] |
auto[1] |
71378 |
1 |
|
|
T27 |
9 |
|
T31 |
43 |
|
T32 |
1096 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
141990 |
1 |
|
|
T27 |
19 |
|
T31 |
73 |
|
T32 |
2206 |
auto[1] |
142555 |
1 |
|
|
T27 |
15 |
|
T31 |
87 |
|
T32 |
2200 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142036 |
1 |
|
|
T27 |
15 |
|
T31 |
77 |
|
T32 |
2179 |
auto[1] |
142509 |
1 |
|
|
T27 |
19 |
|
T31 |
83 |
|
T32 |
2227 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
70607 |
1 |
|
|
T27 |
7 |
|
T31 |
32 |
|
T32 |
1108 |
auto[0] |
auto[1] |
71383 |
1 |
|
|
T27 |
12 |
|
T31 |
41 |
|
T32 |
1098 |
auto[1] |
auto[0] |
71429 |
1 |
|
|
T27 |
8 |
|
T31 |
45 |
|
T32 |
1071 |
auto[1] |
auto[1] |
71126 |
1 |
|
|
T27 |
7 |
|
T31 |
42 |
|
T32 |
1129 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142365 |
1 |
|
|
T27 |
14 |
|
T31 |
83 |
|
T32 |
2175 |
auto[1] |
142180 |
1 |
|
|
T27 |
20 |
|
T31 |
77 |
|
T32 |
2231 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142956 |
1 |
|
|
T27 |
17 |
|
T31 |
82 |
|
T32 |
2163 |
auto[1] |
141589 |
1 |
|
|
T27 |
17 |
|
T31 |
78 |
|
T32 |
2243 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71536 |
1 |
|
|
T27 |
5 |
|
T31 |
39 |
|
T32 |
1083 |
auto[0] |
auto[1] |
70829 |
1 |
|
|
T27 |
9 |
|
T31 |
44 |
|
T32 |
1092 |
auto[1] |
auto[0] |
71420 |
1 |
|
|
T27 |
12 |
|
T31 |
43 |
|
T32 |
1080 |
auto[1] |
auto[1] |
70760 |
1 |
|
|
T27 |
8 |
|
T31 |
34 |
|
T32 |
1151 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142786 |
1 |
|
|
T27 |
13 |
|
T31 |
61 |
|
T32 |
2160 |
auto[1] |
142499 |
1 |
|
|
T27 |
14 |
|
T31 |
73 |
|
T32 |
2130 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
143077 |
1 |
|
|
T27 |
15 |
|
T31 |
67 |
|
T32 |
2140 |
auto[1] |
142208 |
1 |
|
|
T27 |
12 |
|
T31 |
67 |
|
T32 |
2150 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71602 |
1 |
|
|
T27 |
10 |
|
T31 |
31 |
|
T32 |
1101 |
auto[0] |
auto[1] |
71184 |
1 |
|
|
T27 |
3 |
|
T31 |
30 |
|
T32 |
1059 |
auto[1] |
auto[0] |
71475 |
1 |
|
|
T27 |
5 |
|
T31 |
36 |
|
T32 |
1039 |
auto[1] |
auto[1] |
71024 |
1 |
|
|
T27 |
9 |
|
T31 |
37 |
|
T32 |
1091 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142777 |
1 |
|
|
T27 |
11 |
|
T31 |
67 |
|
T32 |
2060 |
auto[1] |
142508 |
1 |
|
|
T27 |
16 |
|
T31 |
67 |
|
T32 |
2230 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142416 |
1 |
|
|
T27 |
11 |
|
T31 |
70 |
|
T32 |
2189 |
auto[1] |
142869 |
1 |
|
|
T27 |
16 |
|
T31 |
64 |
|
T32 |
2101 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71270 |
1 |
|
|
T27 |
4 |
|
T31 |
28 |
|
T32 |
1049 |
auto[0] |
auto[1] |
71507 |
1 |
|
|
T27 |
7 |
|
T31 |
39 |
|
T32 |
1011 |
auto[1] |
auto[0] |
71146 |
1 |
|
|
T27 |
7 |
|
T31 |
42 |
|
T32 |
1140 |
auto[1] |
auto[1] |
71362 |
1 |
|
|
T27 |
9 |
|
T31 |
25 |
|
T32 |
1090 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142528 |
1 |
|
|
T27 |
11 |
|
T31 |
76 |
|
T32 |
2156 |
auto[1] |
142757 |
1 |
|
|
T27 |
16 |
|
T31 |
58 |
|
T32 |
2134 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142975 |
1 |
|
|
T27 |
13 |
|
T31 |
65 |
|
T32 |
2143 |
auto[1] |
142310 |
1 |
|
|
T27 |
14 |
|
T31 |
69 |
|
T32 |
2147 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71344 |
1 |
|
|
T27 |
7 |
|
T31 |
34 |
|
T32 |
1088 |
auto[0] |
auto[1] |
71184 |
1 |
|
|
T27 |
4 |
|
T31 |
42 |
|
T32 |
1068 |
auto[1] |
auto[0] |
71631 |
1 |
|
|
T27 |
6 |
|
T31 |
31 |
|
T32 |
1055 |
auto[1] |
auto[1] |
71126 |
1 |
|
|
T27 |
10 |
|
T31 |
27 |
|
T32 |
1079 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142278 |
1 |
|
|
T27 |
17 |
|
T31 |
62 |
|
T32 |
2132 |
auto[1] |
143007 |
1 |
|
|
T27 |
10 |
|
T31 |
72 |
|
T32 |
2158 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142674 |
1 |
|
|
T27 |
13 |
|
T31 |
63 |
|
T32 |
2199 |
auto[1] |
142611 |
1 |
|
|
T27 |
14 |
|
T31 |
71 |
|
T32 |
2091 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71093 |
1 |
|
|
T27 |
8 |
|
T31 |
32 |
|
T32 |
1085 |
auto[0] |
auto[1] |
71185 |
1 |
|
|
T27 |
9 |
|
T31 |
30 |
|
T32 |
1047 |
auto[1] |
auto[0] |
71581 |
1 |
|
|
T27 |
5 |
|
T31 |
31 |
|
T32 |
1114 |
auto[1] |
auto[1] |
71426 |
1 |
|
|
T27 |
5 |
|
T31 |
41 |
|
T32 |
1044 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142640 |
1 |
|
|
T27 |
8 |
|
T31 |
65 |
|
T32 |
2153 |
auto[1] |
142645 |
1 |
|
|
T27 |
19 |
|
T31 |
69 |
|
T32 |
2137 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142752 |
1 |
|
|
T27 |
18 |
|
T31 |
69 |
|
T32 |
2181 |
auto[1] |
142533 |
1 |
|
|
T27 |
9 |
|
T31 |
65 |
|
T32 |
2109 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71436 |
1 |
|
|
T27 |
2 |
|
T31 |
33 |
|
T32 |
1099 |
auto[0] |
auto[1] |
71204 |
1 |
|
|
T27 |
6 |
|
T31 |
32 |
|
T32 |
1054 |
auto[1] |
auto[0] |
71316 |
1 |
|
|
T27 |
16 |
|
T31 |
36 |
|
T32 |
1082 |
auto[1] |
auto[1] |
71329 |
1 |
|
|
T27 |
3 |
|
T31 |
33 |
|
T32 |
1055 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142517 |
1 |
|
|
T27 |
12 |
|
T31 |
72 |
|
T32 |
2196 |
auto[1] |
142768 |
1 |
|
|
T27 |
15 |
|
T31 |
62 |
|
T32 |
2094 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142643 |
1 |
|
|
T27 |
9 |
|
T31 |
64 |
|
T32 |
2162 |
auto[1] |
142642 |
1 |
|
|
T27 |
18 |
|
T31 |
70 |
|
T32 |
2128 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71278 |
1 |
|
|
T27 |
3 |
|
T31 |
30 |
|
T32 |
1096 |
auto[0] |
auto[1] |
71239 |
1 |
|
|
T27 |
9 |
|
T31 |
42 |
|
T32 |
1100 |
auto[1] |
auto[0] |
71365 |
1 |
|
|
T27 |
6 |
|
T31 |
34 |
|
T32 |
1066 |
auto[1] |
auto[1] |
71403 |
1 |
|
|
T27 |
9 |
|
T31 |
28 |
|
T32 |
1028 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142936 |
1 |
|
|
T27 |
17 |
|
T31 |
65 |
|
T32 |
2178 |
auto[1] |
142349 |
1 |
|
|
T27 |
10 |
|
T31 |
69 |
|
T32 |
2112 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142402 |
1 |
|
|
T27 |
8 |
|
T31 |
65 |
|
T32 |
2186 |
auto[1] |
142883 |
1 |
|
|
T27 |
19 |
|
T31 |
69 |
|
T32 |
2104 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71470 |
1 |
|
|
T27 |
4 |
|
T31 |
28 |
|
T32 |
1112 |
auto[0] |
auto[1] |
71466 |
1 |
|
|
T27 |
13 |
|
T31 |
37 |
|
T32 |
1066 |
auto[1] |
auto[0] |
70932 |
1 |
|
|
T27 |
4 |
|
T31 |
37 |
|
T32 |
1074 |
auto[1] |
auto[1] |
71417 |
1 |
|
|
T27 |
6 |
|
T31 |
32 |
|
T32 |
1038 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142531 |
1 |
|
|
T27 |
14 |
|
T31 |
80 |
|
T32 |
2117 |
auto[1] |
142754 |
1 |
|
|
T27 |
13 |
|
T31 |
54 |
|
T32 |
2173 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142324 |
1 |
|
|
T27 |
11 |
|
T31 |
66 |
|
T32 |
2146 |
auto[1] |
142961 |
1 |
|
|
T27 |
16 |
|
T31 |
68 |
|
T32 |
2144 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71223 |
1 |
|
|
T27 |
9 |
|
T31 |
40 |
|
T32 |
1043 |
auto[0] |
auto[1] |
71308 |
1 |
|
|
T27 |
5 |
|
T31 |
40 |
|
T32 |
1074 |
auto[1] |
auto[0] |
71101 |
1 |
|
|
T27 |
2 |
|
T31 |
26 |
|
T32 |
1103 |
auto[1] |
auto[1] |
71653 |
1 |
|
|
T27 |
11 |
|
T31 |
28 |
|
T32 |
1070 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142733 |
1 |
|
|
T27 |
9 |
|
T31 |
66 |
|
T32 |
2175 |
auto[1] |
142552 |
1 |
|
|
T27 |
18 |
|
T31 |
68 |
|
T32 |
2115 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
142984 |
1 |
|
|
T27 |
10 |
|
T31 |
67 |
|
T32 |
2150 |
auto[1] |
142301 |
1 |
|
|
T27 |
17 |
|
T31 |
67 |
|
T32 |
2140 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
71694 |
1 |
|
|
T27 |
5 |
|
T31 |
39 |
|
T32 |
1112 |
auto[0] |
auto[1] |
71039 |
1 |
|
|
T27 |
4 |
|
T31 |
27 |
|
T32 |
1063 |
auto[1] |
auto[0] |
71290 |
1 |
|
|
T27 |
5 |
|
T31 |
28 |
|
T32 |
1038 |
auto[1] |
auto[1] |
71262 |
1 |
|
|
T27 |
13 |
|
T31 |
40 |
|
T32 |
1077 |