Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
165334 |
1 |
|
|
T43 |
7 |
|
T32 |
545 |
|
T50 |
11 |
auto[1] |
165596 |
1 |
|
|
T43 |
3 |
|
T32 |
514 |
|
T50 |
19 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
165187 |
1 |
|
|
T43 |
7 |
|
T32 |
519 |
|
T50 |
8 |
auto[1] |
165743 |
1 |
|
|
T43 |
3 |
|
T32 |
540 |
|
T50 |
22 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
82692 |
1 |
|
|
T43 |
5 |
|
T32 |
263 |
|
T50 |
4 |
auto[0] |
auto[1] |
82642 |
1 |
|
|
T43 |
2 |
|
T32 |
282 |
|
T50 |
7 |
auto[1] |
auto[0] |
82495 |
1 |
|
|
T43 |
2 |
|
T32 |
256 |
|
T50 |
4 |
auto[1] |
auto[1] |
83101 |
1 |
|
|
T43 |
1 |
|
T32 |
258 |
|
T50 |
15 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
165902 |
1 |
|
|
T43 |
1 |
|
T32 |
533 |
|
T50 |
14 |
auto[1] |
165028 |
1 |
|
|
T43 |
9 |
|
T32 |
526 |
|
T50 |
16 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
164849 |
1 |
|
|
T43 |
3 |
|
T32 |
515 |
|
T50 |
10 |
auto[1] |
166081 |
1 |
|
|
T43 |
7 |
|
T32 |
544 |
|
T50 |
20 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
82608 |
1 |
|
|
T32 |
262 |
|
T50 |
5 |
|
T113 |
3 |
auto[0] |
auto[1] |
83294 |
1 |
|
|
T43 |
1 |
|
T32 |
271 |
|
T50 |
9 |
auto[1] |
auto[0] |
82241 |
1 |
|
|
T43 |
3 |
|
T32 |
253 |
|
T50 |
5 |
auto[1] |
auto[1] |
82787 |
1 |
|
|
T43 |
6 |
|
T32 |
273 |
|
T50 |
11 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
166135 |
1 |
|
|
T43 |
7 |
|
T32 |
530 |
|
T50 |
17 |
auto[1] |
164795 |
1 |
|
|
T43 |
3 |
|
T32 |
529 |
|
T50 |
13 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
165546 |
1 |
|
|
T43 |
7 |
|
T32 |
532 |
|
T50 |
14 |
auto[1] |
165384 |
1 |
|
|
T43 |
3 |
|
T32 |
527 |
|
T50 |
16 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
82955 |
1 |
|
|
T43 |
5 |
|
T32 |
262 |
|
T50 |
9 |
auto[0] |
auto[1] |
83180 |
1 |
|
|
T43 |
2 |
|
T32 |
268 |
|
T50 |
8 |
auto[1] |
auto[0] |
82591 |
1 |
|
|
T43 |
2 |
|
T32 |
270 |
|
T50 |
5 |
auto[1] |
auto[1] |
82204 |
1 |
|
|
T43 |
1 |
|
T32 |
259 |
|
T50 |
8 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
165303 |
1 |
|
|
T43 |
6 |
|
T32 |
528 |
|
T50 |
13 |
auto[1] |
165627 |
1 |
|
|
T43 |
4 |
|
T32 |
531 |
|
T50 |
17 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
165265 |
1 |
|
|
T43 |
3 |
|
T32 |
519 |
|
T50 |
17 |
auto[1] |
165665 |
1 |
|
|
T43 |
7 |
|
T32 |
540 |
|
T50 |
13 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
82644 |
1 |
|
|
T43 |
1 |
|
T32 |
263 |
|
T50 |
5 |
auto[0] |
auto[1] |
82659 |
1 |
|
|
T43 |
5 |
|
T32 |
265 |
|
T50 |
8 |
auto[1] |
auto[0] |
82621 |
1 |
|
|
T43 |
2 |
|
T32 |
256 |
|
T50 |
12 |
auto[1] |
auto[1] |
83006 |
1 |
|
|
T43 |
2 |
|
T32 |
275 |
|
T50 |
5 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
165368 |
1 |
|
|
T43 |
5 |
|
T32 |
530 |
|
T50 |
17 |
auto[1] |
165562 |
1 |
|
|
T43 |
5 |
|
T32 |
529 |
|
T50 |
13 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
165555 |
1 |
|
|
T43 |
7 |
|
T32 |
517 |
|
T50 |
16 |
auto[1] |
165375 |
1 |
|
|
T43 |
3 |
|
T32 |
542 |
|
T50 |
14 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
82752 |
1 |
|
|
T43 |
3 |
|
T32 |
271 |
|
T50 |
9 |
auto[0] |
auto[1] |
82616 |
1 |
|
|
T43 |
2 |
|
T32 |
259 |
|
T50 |
8 |
auto[1] |
auto[0] |
82803 |
1 |
|
|
T43 |
4 |
|
T32 |
246 |
|
T50 |
7 |
auto[1] |
auto[1] |
82759 |
1 |
|
|
T43 |
1 |
|
T32 |
283 |
|
T50 |
6 |