Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206205 |
1 |
|
|
T32 |
1826 |
|
T1 |
2 |
|
T11 |
1499 |
auto[1] |
206101 |
1 |
|
|
T32 |
1880 |
|
T11 |
1529 |
|
T12 |
212 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206372 |
1 |
|
|
T32 |
1805 |
|
T1 |
2 |
|
T11 |
1506 |
auto[1] |
205934 |
1 |
|
|
T32 |
1901 |
|
T11 |
1522 |
|
T12 |
206 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103059 |
1 |
|
|
T32 |
890 |
|
T1 |
2 |
|
T11 |
728 |
auto[0] |
auto[1] |
103146 |
1 |
|
|
T32 |
936 |
|
T11 |
771 |
|
T12 |
96 |
auto[1] |
auto[0] |
103313 |
1 |
|
|
T32 |
915 |
|
T11 |
778 |
|
T12 |
102 |
auto[1] |
auto[1] |
102788 |
1 |
|
|
T32 |
965 |
|
T11 |
751 |
|
T12 |
110 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
205981 |
1 |
|
|
T32 |
1813 |
|
T1 |
1 |
|
T11 |
1536 |
auto[1] |
206325 |
1 |
|
|
T32 |
1893 |
|
T1 |
1 |
|
T11 |
1492 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206702 |
1 |
|
|
T32 |
1851 |
|
T1 |
1 |
|
T11 |
1570 |
auto[1] |
205604 |
1 |
|
|
T32 |
1855 |
|
T1 |
1 |
|
T11 |
1458 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103147 |
1 |
|
|
T32 |
905 |
|
T11 |
798 |
|
T12 |
107 |
auto[0] |
auto[1] |
102834 |
1 |
|
|
T32 |
908 |
|
T1 |
1 |
|
T11 |
738 |
auto[1] |
auto[0] |
103555 |
1 |
|
|
T32 |
946 |
|
T1 |
1 |
|
T11 |
772 |
auto[1] |
auto[1] |
102770 |
1 |
|
|
T32 |
947 |
|
T11 |
720 |
|
T12 |
105 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206568 |
1 |
|
|
T32 |
1843 |
|
T1 |
1 |
|
T11 |
1484 |
auto[1] |
205738 |
1 |
|
|
T32 |
1863 |
|
T1 |
1 |
|
T11 |
1544 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206209 |
1 |
|
|
T32 |
1853 |
|
T1 |
1 |
|
T11 |
1533 |
auto[1] |
206097 |
1 |
|
|
T32 |
1853 |
|
T1 |
1 |
|
T11 |
1495 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103140 |
1 |
|
|
T32 |
921 |
|
T1 |
1 |
|
T11 |
769 |
auto[0] |
auto[1] |
103428 |
1 |
|
|
T32 |
922 |
|
T11 |
715 |
|
T12 |
109 |
auto[1] |
auto[0] |
103069 |
1 |
|
|
T32 |
932 |
|
T11 |
764 |
|
T12 |
104 |
auto[1] |
auto[1] |
102669 |
1 |
|
|
T32 |
931 |
|
T1 |
1 |
|
T11 |
780 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
205942 |
1 |
|
|
T32 |
1841 |
|
T1 |
1 |
|
T11 |
1536 |
auto[1] |
206364 |
1 |
|
|
T32 |
1865 |
|
T1 |
1 |
|
T11 |
1492 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206023 |
1 |
|
|
T32 |
1846 |
|
T1 |
1 |
|
T11 |
1557 |
auto[1] |
206283 |
1 |
|
|
T32 |
1860 |
|
T1 |
1 |
|
T11 |
1471 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
102982 |
1 |
|
|
T32 |
908 |
|
T11 |
792 |
|
T12 |
80 |
auto[0] |
auto[1] |
102960 |
1 |
|
|
T32 |
933 |
|
T1 |
1 |
|
T11 |
744 |
auto[1] |
auto[0] |
103041 |
1 |
|
|
T32 |
938 |
|
T1 |
1 |
|
T11 |
765 |
auto[1] |
auto[1] |
103323 |
1 |
|
|
T32 |
927 |
|
T11 |
727 |
|
T12 |
103 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
207070 |
1 |
|
|
T32 |
1857 |
|
T11 |
1540 |
|
T12 |
202 |
auto[1] |
205236 |
1 |
|
|
T32 |
1849 |
|
T1 |
2 |
|
T11 |
1488 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206333 |
1 |
|
|
T32 |
1817 |
|
T11 |
1547 |
|
T12 |
206 |
auto[1] |
205973 |
1 |
|
|
T32 |
1889 |
|
T1 |
2 |
|
T11 |
1481 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103389 |
1 |
|
|
T32 |
914 |
|
T11 |
785 |
|
T12 |
98 |
auto[0] |
auto[1] |
103681 |
1 |
|
|
T32 |
943 |
|
T11 |
755 |
|
T12 |
104 |
auto[1] |
auto[0] |
102944 |
1 |
|
|
T32 |
903 |
|
T11 |
762 |
|
T12 |
108 |
auto[1] |
auto[1] |
102292 |
1 |
|
|
T32 |
946 |
|
T1 |
2 |
|
T11 |
726 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
205835 |
1 |
|
|
T32 |
1895 |
|
T1 |
2 |
|
T11 |
1518 |
auto[1] |
206471 |
1 |
|
|
T32 |
1811 |
|
T11 |
1510 |
|
T12 |
216 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206131 |
1 |
|
|
T32 |
1858 |
|
T1 |
1 |
|
T11 |
1480 |
auto[1] |
206175 |
1 |
|
|
T32 |
1848 |
|
T1 |
1 |
|
T11 |
1548 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
102759 |
1 |
|
|
T32 |
956 |
|
T1 |
1 |
|
T11 |
735 |
auto[0] |
auto[1] |
103076 |
1 |
|
|
T32 |
939 |
|
T1 |
1 |
|
T11 |
783 |
auto[1] |
auto[0] |
103372 |
1 |
|
|
T32 |
902 |
|
T11 |
745 |
|
T12 |
106 |
auto[1] |
auto[1] |
103099 |
1 |
|
|
T32 |
909 |
|
T11 |
765 |
|
T12 |
110 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
207008 |
1 |
|
|
T32 |
1813 |
|
T1 |
2 |
|
T11 |
1456 |
auto[1] |
206114 |
1 |
|
|
T32 |
1822 |
|
T1 |
1 |
|
T11 |
1539 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206664 |
1 |
|
|
T32 |
1809 |
|
T1 |
1 |
|
T11 |
1465 |
auto[1] |
206458 |
1 |
|
|
T32 |
1826 |
|
T1 |
2 |
|
T11 |
1530 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103638 |
1 |
|
|
T32 |
912 |
|
T1 |
1 |
|
T11 |
718 |
auto[0] |
auto[1] |
103370 |
1 |
|
|
T32 |
901 |
|
T1 |
1 |
|
T11 |
738 |
auto[1] |
auto[0] |
103026 |
1 |
|
|
T32 |
897 |
|
T11 |
747 |
|
T12 |
114 |
auto[1] |
auto[1] |
103088 |
1 |
|
|
T32 |
925 |
|
T1 |
1 |
|
T11 |
792 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
207025 |
1 |
|
|
T32 |
1766 |
|
T11 |
1458 |
|
T12 |
211 |
auto[1] |
206097 |
1 |
|
|
T32 |
1869 |
|
T1 |
3 |
|
T11 |
1537 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206735 |
1 |
|
|
T32 |
1838 |
|
T1 |
1 |
|
T11 |
1516 |
auto[1] |
206387 |
1 |
|
|
T32 |
1797 |
|
T1 |
2 |
|
T11 |
1479 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103571 |
1 |
|
|
T32 |
921 |
|
T11 |
721 |
|
T12 |
110 |
auto[0] |
auto[1] |
103454 |
1 |
|
|
T32 |
845 |
|
T11 |
737 |
|
T12 |
101 |
auto[1] |
auto[0] |
103164 |
1 |
|
|
T32 |
917 |
|
T1 |
1 |
|
T11 |
795 |
auto[1] |
auto[1] |
102933 |
1 |
|
|
T32 |
952 |
|
T1 |
2 |
|
T11 |
742 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206233 |
1 |
|
|
T32 |
1845 |
|
T1 |
3 |
|
T11 |
1503 |
auto[1] |
206889 |
1 |
|
|
T32 |
1790 |
|
T11 |
1492 |
|
T12 |
209 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206527 |
1 |
|
|
T32 |
1776 |
|
T1 |
1 |
|
T11 |
1500 |
auto[1] |
206595 |
1 |
|
|
T32 |
1859 |
|
T1 |
2 |
|
T11 |
1495 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103066 |
1 |
|
|
T32 |
900 |
|
T1 |
1 |
|
T11 |
744 |
auto[0] |
auto[1] |
103167 |
1 |
|
|
T32 |
945 |
|
T1 |
2 |
|
T11 |
759 |
auto[1] |
auto[0] |
103461 |
1 |
|
|
T32 |
876 |
|
T11 |
756 |
|
T12 |
98 |
auto[1] |
auto[1] |
103428 |
1 |
|
|
T32 |
914 |
|
T11 |
736 |
|
T12 |
111 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206955 |
1 |
|
|
T32 |
1876 |
|
T11 |
1525 |
|
T12 |
222 |
auto[1] |
206167 |
1 |
|
|
T32 |
1759 |
|
T1 |
3 |
|
T11 |
1470 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206049 |
1 |
|
|
T32 |
1807 |
|
T11 |
1521 |
|
T12 |
208 |
auto[1] |
207073 |
1 |
|
|
T32 |
1828 |
|
T1 |
3 |
|
T11 |
1474 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103086 |
1 |
|
|
T32 |
942 |
|
T11 |
766 |
|
T12 |
115 |
auto[0] |
auto[1] |
103869 |
1 |
|
|
T32 |
934 |
|
T11 |
759 |
|
T12 |
107 |
auto[1] |
auto[0] |
102963 |
1 |
|
|
T32 |
865 |
|
T11 |
755 |
|
T12 |
93 |
auto[1] |
auto[1] |
103204 |
1 |
|
|
T32 |
894 |
|
T1 |
3 |
|
T11 |
715 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206447 |
1 |
|
|
T32 |
1824 |
|
T1 |
2 |
|
T11 |
1516 |
auto[1] |
206675 |
1 |
|
|
T32 |
1811 |
|
T1 |
1 |
|
T11 |
1479 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206315 |
1 |
|
|
T32 |
1811 |
|
T1 |
2 |
|
T11 |
1515 |
auto[1] |
206807 |
1 |
|
|
T32 |
1824 |
|
T1 |
1 |
|
T11 |
1480 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103298 |
1 |
|
|
T32 |
914 |
|
T1 |
2 |
|
T11 |
775 |
auto[0] |
auto[1] |
103149 |
1 |
|
|
T32 |
910 |
|
T11 |
741 |
|
T12 |
104 |
auto[1] |
auto[0] |
103017 |
1 |
|
|
T32 |
897 |
|
T11 |
740 |
|
T12 |
115 |
auto[1] |
auto[1] |
103658 |
1 |
|
|
T32 |
914 |
|
T1 |
1 |
|
T11 |
739 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206503 |
1 |
|
|
T32 |
1808 |
|
T1 |
2 |
|
T11 |
1532 |
auto[1] |
206619 |
1 |
|
|
T32 |
1827 |
|
T1 |
1 |
|
T11 |
1463 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206802 |
1 |
|
|
T32 |
1799 |
|
T11 |
1489 |
|
T12 |
221 |
auto[1] |
206320 |
1 |
|
|
T32 |
1836 |
|
T1 |
3 |
|
T11 |
1506 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103556 |
1 |
|
|
T32 |
878 |
|
T11 |
768 |
|
T12 |
101 |
auto[0] |
auto[1] |
102947 |
1 |
|
|
T32 |
930 |
|
T1 |
2 |
|
T11 |
764 |
auto[1] |
auto[0] |
103246 |
1 |
|
|
T32 |
921 |
|
T11 |
721 |
|
T12 |
120 |
auto[1] |
auto[1] |
103373 |
1 |
|
|
T32 |
906 |
|
T1 |
1 |
|
T11 |
742 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206229 |
1 |
|
|
T32 |
1830 |
|
T1 |
1 |
|
T11 |
1477 |
auto[1] |
206893 |
1 |
|
|
T32 |
1805 |
|
T1 |
2 |
|
T11 |
1518 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
205709 |
1 |
|
|
T32 |
1780 |
|
T11 |
1543 |
|
T12 |
222 |
auto[1] |
207413 |
1 |
|
|
T32 |
1855 |
|
T1 |
3 |
|
T11 |
1452 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
102482 |
1 |
|
|
T32 |
878 |
|
T11 |
740 |
|
T12 |
109 |
auto[0] |
auto[1] |
103747 |
1 |
|
|
T32 |
952 |
|
T1 |
1 |
|
T11 |
737 |
auto[1] |
auto[0] |
103227 |
1 |
|
|
T32 |
902 |
|
T11 |
803 |
|
T12 |
113 |
auto[1] |
auto[1] |
103666 |
1 |
|
|
T32 |
903 |
|
T1 |
2 |
|
T11 |
715 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206722 |
1 |
|
|
T32 |
1784 |
|
T1 |
2 |
|
T11 |
1520 |
auto[1] |
206400 |
1 |
|
|
T32 |
1851 |
|
T1 |
1 |
|
T11 |
1475 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206877 |
1 |
|
|
T32 |
1798 |
|
T1 |
2 |
|
T11 |
1521 |
auto[1] |
206245 |
1 |
|
|
T32 |
1837 |
|
T1 |
1 |
|
T11 |
1474 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103416 |
1 |
|
|
T32 |
892 |
|
T1 |
1 |
|
T11 |
780 |
auto[0] |
auto[1] |
103306 |
1 |
|
|
T32 |
892 |
|
T1 |
1 |
|
T11 |
740 |
auto[1] |
auto[0] |
103461 |
1 |
|
|
T32 |
906 |
|
T1 |
1 |
|
T11 |
741 |
auto[1] |
auto[1] |
102939 |
1 |
|
|
T32 |
945 |
|
T11 |
734 |
|
T12 |
101 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206379 |
1 |
|
|
T32 |
1823 |
|
T1 |
2 |
|
T11 |
1472 |
auto[1] |
206743 |
1 |
|
|
T32 |
1812 |
|
T1 |
1 |
|
T11 |
1523 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206509 |
1 |
|
|
T32 |
1796 |
|
T1 |
1 |
|
T11 |
1524 |
auto[1] |
206613 |
1 |
|
|
T32 |
1839 |
|
T1 |
2 |
|
T11 |
1471 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103127 |
1 |
|
|
T32 |
927 |
|
T1 |
1 |
|
T11 |
725 |
auto[0] |
auto[1] |
103252 |
1 |
|
|
T32 |
896 |
|
T1 |
1 |
|
T11 |
747 |
auto[1] |
auto[0] |
103382 |
1 |
|
|
T32 |
869 |
|
T11 |
799 |
|
T12 |
118 |
auto[1] |
auto[1] |
103361 |
1 |
|
|
T32 |
943 |
|
T1 |
1 |
|
T11 |
724 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206343 |
1 |
|
|
T32 |
1868 |
|
T1 |
1 |
|
T11 |
1530 |
auto[1] |
206779 |
1 |
|
|
T32 |
1767 |
|
T1 |
2 |
|
T11 |
1465 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206796 |
1 |
|
|
T32 |
1782 |
|
T1 |
1 |
|
T11 |
1486 |
auto[1] |
206326 |
1 |
|
|
T32 |
1853 |
|
T1 |
2 |
|
T11 |
1509 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
103290 |
1 |
|
|
T32 |
926 |
|
T11 |
751 |
|
T12 |
117 |
auto[0] |
auto[1] |
103053 |
1 |
|
|
T32 |
942 |
|
T1 |
1 |
|
T11 |
779 |
auto[1] |
auto[0] |
103506 |
1 |
|
|
T32 |
856 |
|
T1 |
1 |
|
T11 |
735 |
auto[1] |
auto[1] |
103273 |
1 |
|
|
T32 |
911 |
|
T1 |
1 |
|
T11 |
730 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206198 |
1 |
|
|
T32 |
1830 |
|
T1 |
2 |
|
T11 |
1513 |
auto[1] |
206924 |
1 |
|
|
T32 |
1805 |
|
T1 |
1 |
|
T11 |
1482 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
205879 |
1 |
|
|
T32 |
1815 |
|
T1 |
3 |
|
T11 |
1506 |
auto[1] |
207243 |
1 |
|
|
T32 |
1820 |
|
T11 |
1489 |
|
T12 |
208 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
102842 |
1 |
|
|
T32 |
921 |
|
T1 |
2 |
|
T11 |
768 |
auto[0] |
auto[1] |
103356 |
1 |
|
|
T32 |
909 |
|
T11 |
745 |
|
T12 |
108 |
auto[1] |
auto[0] |
103037 |
1 |
|
|
T32 |
894 |
|
T1 |
1 |
|
T11 |
738 |
auto[1] |
auto[1] |
103887 |
1 |
|
|
T32 |
911 |
|
T11 |
744 |
|
T12 |
100 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206780 |
1 |
|
|
T32 |
1813 |
|
T1 |
2 |
|
T11 |
1498 |
auto[1] |
206342 |
1 |
|
|
T32 |
1822 |
|
T1 |
1 |
|
T11 |
1497 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206371 |
1 |
|
|
T32 |
1834 |
|
T1 |
2 |
|
T11 |
1537 |
auto[1] |
206751 |
1 |
|
|
T32 |
1801 |
|
T1 |
1 |
|
T11 |
1458 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
102963 |
1 |
|
|
T32 |
891 |
|
T1 |
1 |
|
T11 |
756 |
auto[0] |
auto[1] |
103817 |
1 |
|
|
T32 |
922 |
|
T1 |
1 |
|
T11 |
742 |
auto[1] |
auto[0] |
103408 |
1 |
|
|
T32 |
943 |
|
T1 |
1 |
|
T11 |
781 |
auto[1] |
auto[1] |
102934 |
1 |
|
|
T32 |
879 |
|
T11 |
716 |
|
T12 |
107 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206401 |
1 |
|
|
T32 |
1790 |
|
T1 |
1 |
|
T11 |
1470 |
auto[1] |
206721 |
1 |
|
|
T32 |
1845 |
|
T1 |
2 |
|
T11 |
1525 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
206479 |
1 |
|
|
T32 |
1809 |
|
T1 |
2 |
|
T11 |
1502 |
auto[1] |
206643 |
1 |
|
|
T32 |
1826 |
|
T1 |
1 |
|
T11 |
1493 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
102978 |
1 |
|
|
T32 |
894 |
|
T1 |
1 |
|
T11 |
726 |
auto[0] |
auto[1] |
103423 |
1 |
|
|
T32 |
896 |
|
T11 |
744 |
|
T12 |
115 |
auto[1] |
auto[0] |
103501 |
1 |
|
|
T32 |
915 |
|
T1 |
1 |
|
T11 |
776 |
auto[1] |
auto[1] |
103220 |
1 |
|
|
T32 |
930 |
|
T1 |
1 |
|
T11 |
749 |