Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269076 |
1 |
|
|
T32 |
5397 |
|
T34 |
35 |
|
T36 |
4 |
auto[1] |
268523 |
1 |
|
|
T32 |
5091 |
|
T34 |
38 |
|
T36 |
1 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268935 |
1 |
|
|
T32 |
5344 |
|
T34 |
40 |
|
T36 |
2 |
auto[1] |
268664 |
1 |
|
|
T32 |
5144 |
|
T34 |
33 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134815 |
1 |
|
|
T32 |
2778 |
|
T34 |
17 |
|
T36 |
2 |
auto[0] |
auto[1] |
134261 |
1 |
|
|
T32 |
2619 |
|
T34 |
18 |
|
T36 |
2 |
auto[1] |
auto[0] |
134120 |
1 |
|
|
T32 |
2566 |
|
T34 |
23 |
|
T38 |
6 |
auto[1] |
auto[1] |
134403 |
1 |
|
|
T32 |
2525 |
|
T34 |
15 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269301 |
1 |
|
|
T32 |
5213 |
|
T34 |
44 |
|
T36 |
1 |
auto[1] |
268298 |
1 |
|
|
T32 |
5275 |
|
T34 |
29 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268434 |
1 |
|
|
T32 |
5284 |
|
T34 |
34 |
|
T36 |
1 |
auto[1] |
269165 |
1 |
|
|
T32 |
5204 |
|
T34 |
39 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134493 |
1 |
|
|
T32 |
2607 |
|
T34 |
16 |
|
T38 |
4 |
auto[0] |
auto[1] |
134808 |
1 |
|
|
T32 |
2606 |
|
T34 |
28 |
|
T36 |
1 |
auto[1] |
auto[0] |
133941 |
1 |
|
|
T32 |
2677 |
|
T34 |
18 |
|
T36 |
1 |
auto[1] |
auto[1] |
134357 |
1 |
|
|
T32 |
2598 |
|
T34 |
11 |
|
T36 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268945 |
1 |
|
|
T32 |
5268 |
|
T34 |
31 |
|
T36 |
3 |
auto[1] |
268654 |
1 |
|
|
T32 |
5220 |
|
T34 |
42 |
|
T36 |
2 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268432 |
1 |
|
|
T32 |
5155 |
|
T34 |
33 |
|
T36 |
3 |
auto[1] |
269167 |
1 |
|
|
T32 |
5333 |
|
T34 |
40 |
|
T36 |
2 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134261 |
1 |
|
|
T32 |
2610 |
|
T34 |
15 |
|
T36 |
2 |
auto[0] |
auto[1] |
134684 |
1 |
|
|
T32 |
2658 |
|
T34 |
16 |
|
T36 |
1 |
auto[1] |
auto[0] |
134171 |
1 |
|
|
T32 |
2545 |
|
T34 |
18 |
|
T36 |
1 |
auto[1] |
auto[1] |
134483 |
1 |
|
|
T32 |
2675 |
|
T34 |
24 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268622 |
1 |
|
|
T32 |
5307 |
|
T34 |
37 |
|
T36 |
4 |
auto[1] |
268977 |
1 |
|
|
T32 |
5181 |
|
T34 |
36 |
|
T36 |
1 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269136 |
1 |
|
|
T32 |
5250 |
|
T34 |
29 |
|
T36 |
1 |
auto[1] |
268463 |
1 |
|
|
T32 |
5238 |
|
T34 |
44 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134471 |
1 |
|
|
T32 |
2602 |
|
T34 |
16 |
|
T36 |
1 |
auto[0] |
auto[1] |
134151 |
1 |
|
|
T32 |
2705 |
|
T34 |
21 |
|
T36 |
3 |
auto[1] |
auto[0] |
134665 |
1 |
|
|
T32 |
2648 |
|
T34 |
13 |
|
T38 |
4 |
auto[1] |
auto[1] |
134312 |
1 |
|
|
T32 |
2533 |
|
T34 |
23 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268761 |
1 |
|
|
T32 |
5164 |
|
T34 |
28 |
|
T36 |
1 |
auto[1] |
268838 |
1 |
|
|
T32 |
5324 |
|
T34 |
45 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268551 |
1 |
|
|
T32 |
5276 |
|
T34 |
35 |
|
T36 |
3 |
auto[1] |
269048 |
1 |
|
|
T32 |
5212 |
|
T34 |
38 |
|
T36 |
2 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134084 |
1 |
|
|
T32 |
2572 |
|
T34 |
11 |
|
T36 |
1 |
auto[0] |
auto[1] |
134677 |
1 |
|
|
T32 |
2592 |
|
T34 |
17 |
|
T38 |
6 |
auto[1] |
auto[0] |
134467 |
1 |
|
|
T32 |
2704 |
|
T34 |
24 |
|
T36 |
2 |
auto[1] |
auto[1] |
134371 |
1 |
|
|
T32 |
2620 |
|
T34 |
21 |
|
T36 |
2 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268751 |
1 |
|
|
T32 |
5241 |
|
T34 |
29 |
|
T36 |
4 |
auto[1] |
268848 |
1 |
|
|
T32 |
5247 |
|
T34 |
44 |
|
T36 |
1 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268596 |
1 |
|
|
T32 |
5196 |
|
T34 |
37 |
|
T36 |
1 |
auto[1] |
269003 |
1 |
|
|
T32 |
5292 |
|
T34 |
36 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134440 |
1 |
|
|
T32 |
2599 |
|
T34 |
15 |
|
T36 |
1 |
auto[0] |
auto[1] |
134311 |
1 |
|
|
T32 |
2642 |
|
T34 |
14 |
|
T36 |
3 |
auto[1] |
auto[0] |
134156 |
1 |
|
|
T32 |
2597 |
|
T34 |
22 |
|
T38 |
5 |
auto[1] |
auto[1] |
134692 |
1 |
|
|
T32 |
2650 |
|
T34 |
22 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268405 |
1 |
|
|
T32 |
5313 |
|
T34 |
36 |
|
T36 |
3 |
auto[1] |
269194 |
1 |
|
|
T32 |
5175 |
|
T34 |
37 |
|
T36 |
2 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269292 |
1 |
|
|
T32 |
5223 |
|
T34 |
29 |
|
T36 |
4 |
auto[1] |
268307 |
1 |
|
|
T32 |
5265 |
|
T34 |
44 |
|
T36 |
1 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134263 |
1 |
|
|
T32 |
2606 |
|
T34 |
17 |
|
T36 |
3 |
auto[0] |
auto[1] |
134142 |
1 |
|
|
T32 |
2707 |
|
T34 |
19 |
|
T38 |
5 |
auto[1] |
auto[0] |
135029 |
1 |
|
|
T32 |
2617 |
|
T34 |
12 |
|
T36 |
1 |
auto[1] |
auto[1] |
134165 |
1 |
|
|
T32 |
2558 |
|
T34 |
25 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269155 |
1 |
|
|
T32 |
5148 |
|
T34 |
43 |
|
T36 |
2 |
auto[1] |
268444 |
1 |
|
|
T32 |
5340 |
|
T34 |
30 |
|
T36 |
3 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268373 |
1 |
|
|
T32 |
5214 |
|
T34 |
40 |
|
T36 |
3 |
auto[1] |
269226 |
1 |
|
|
T32 |
5274 |
|
T34 |
33 |
|
T36 |
2 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134457 |
1 |
|
|
T32 |
2524 |
|
T34 |
25 |
|
T36 |
1 |
auto[0] |
auto[1] |
134698 |
1 |
|
|
T32 |
2624 |
|
T34 |
18 |
|
T36 |
1 |
auto[1] |
auto[0] |
133916 |
1 |
|
|
T32 |
2690 |
|
T34 |
15 |
|
T36 |
2 |
auto[1] |
auto[1] |
134528 |
1 |
|
|
T32 |
2650 |
|
T34 |
15 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
267987 |
1 |
|
|
T32 |
5143 |
|
T34 |
34 |
|
T36 |
4 |
auto[1] |
269612 |
1 |
|
|
T32 |
5345 |
|
T34 |
39 |
|
T36 |
1 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268096 |
1 |
|
|
T32 |
5147 |
|
T34 |
26 |
|
T36 |
2 |
auto[1] |
269503 |
1 |
|
|
T32 |
5341 |
|
T34 |
47 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
133508 |
1 |
|
|
T32 |
2498 |
|
T34 |
10 |
|
T36 |
1 |
auto[0] |
auto[1] |
134479 |
1 |
|
|
T32 |
2645 |
|
T34 |
24 |
|
T36 |
3 |
auto[1] |
auto[0] |
134588 |
1 |
|
|
T32 |
2649 |
|
T34 |
16 |
|
T36 |
1 |
auto[1] |
auto[1] |
135024 |
1 |
|
|
T32 |
2696 |
|
T34 |
23 |
|
T38 |
5 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268878 |
1 |
|
|
T32 |
5196 |
|
T34 |
61 |
|
T36 |
4 |
auto[1] |
268931 |
1 |
|
|
T32 |
5143 |
|
T34 |
37 |
|
T36 |
5 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269093 |
1 |
|
|
T32 |
5276 |
|
T34 |
49 |
|
T36 |
4 |
auto[1] |
268716 |
1 |
|
|
T32 |
5063 |
|
T34 |
49 |
|
T36 |
5 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134722 |
1 |
|
|
T32 |
2651 |
|
T34 |
32 |
|
T36 |
3 |
auto[0] |
auto[1] |
134156 |
1 |
|
|
T32 |
2545 |
|
T34 |
29 |
|
T36 |
1 |
auto[1] |
auto[0] |
134371 |
1 |
|
|
T32 |
2625 |
|
T34 |
17 |
|
T36 |
1 |
auto[1] |
auto[1] |
134560 |
1 |
|
|
T32 |
2518 |
|
T34 |
20 |
|
T36 |
4 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268753 |
1 |
|
|
T32 |
5232 |
|
T34 |
52 |
|
T36 |
2 |
auto[1] |
269056 |
1 |
|
|
T32 |
5107 |
|
T34 |
46 |
|
T36 |
7 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269150 |
1 |
|
|
T32 |
5273 |
|
T34 |
53 |
|
T36 |
3 |
auto[1] |
268659 |
1 |
|
|
T32 |
5066 |
|
T34 |
45 |
|
T36 |
6 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134632 |
1 |
|
|
T32 |
2628 |
|
T34 |
28 |
|
T36 |
2 |
auto[0] |
auto[1] |
134121 |
1 |
|
|
T32 |
2604 |
|
T34 |
24 |
|
T38 |
8 |
auto[1] |
auto[0] |
134518 |
1 |
|
|
T32 |
2645 |
|
T34 |
25 |
|
T36 |
1 |
auto[1] |
auto[1] |
134538 |
1 |
|
|
T32 |
2462 |
|
T34 |
21 |
|
T36 |
6 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269217 |
1 |
|
|
T32 |
5177 |
|
T34 |
57 |
|
T36 |
1 |
auto[1] |
268592 |
1 |
|
|
T32 |
5162 |
|
T34 |
41 |
|
T36 |
8 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268883 |
1 |
|
|
T32 |
5203 |
|
T34 |
59 |
|
T36 |
5 |
auto[1] |
268926 |
1 |
|
|
T32 |
5136 |
|
T34 |
39 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134378 |
1 |
|
|
T32 |
2593 |
|
T34 |
34 |
|
T38 |
8 |
auto[0] |
auto[1] |
134839 |
1 |
|
|
T32 |
2584 |
|
T34 |
23 |
|
T36 |
1 |
auto[1] |
auto[0] |
134505 |
1 |
|
|
T32 |
2610 |
|
T34 |
25 |
|
T36 |
5 |
auto[1] |
auto[1] |
134087 |
1 |
|
|
T32 |
2552 |
|
T34 |
16 |
|
T36 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269575 |
1 |
|
|
T32 |
5128 |
|
T34 |
40 |
|
T36 |
5 |
auto[1] |
268234 |
1 |
|
|
T32 |
5211 |
|
T34 |
58 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268225 |
1 |
|
|
T32 |
5083 |
|
T34 |
43 |
|
T36 |
1 |
auto[1] |
269584 |
1 |
|
|
T32 |
5256 |
|
T34 |
55 |
|
T36 |
8 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134292 |
1 |
|
|
T32 |
2519 |
|
T34 |
16 |
|
T36 |
1 |
auto[0] |
auto[1] |
135283 |
1 |
|
|
T32 |
2609 |
|
T34 |
24 |
|
T36 |
4 |
auto[1] |
auto[0] |
133933 |
1 |
|
|
T32 |
2564 |
|
T34 |
27 |
|
T38 |
11 |
auto[1] |
auto[1] |
134301 |
1 |
|
|
T32 |
2647 |
|
T34 |
31 |
|
T36 |
4 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269129 |
1 |
|
|
T32 |
5185 |
|
T34 |
56 |
|
T36 |
5 |
auto[1] |
268680 |
1 |
|
|
T32 |
5154 |
|
T34 |
42 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269002 |
1 |
|
|
T32 |
5169 |
|
T34 |
47 |
|
T36 |
6 |
auto[1] |
268807 |
1 |
|
|
T32 |
5170 |
|
T34 |
51 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134560 |
1 |
|
|
T32 |
2625 |
|
T34 |
30 |
|
T36 |
4 |
auto[0] |
auto[1] |
134569 |
1 |
|
|
T32 |
2560 |
|
T34 |
26 |
|
T36 |
1 |
auto[1] |
auto[0] |
134442 |
1 |
|
|
T32 |
2544 |
|
T34 |
17 |
|
T36 |
2 |
auto[1] |
auto[1] |
134238 |
1 |
|
|
T32 |
2610 |
|
T34 |
25 |
|
T36 |
2 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269340 |
1 |
|
|
T32 |
5229 |
|
T34 |
46 |
|
T36 |
5 |
auto[1] |
268469 |
1 |
|
|
T32 |
5110 |
|
T34 |
52 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268800 |
1 |
|
|
T32 |
5163 |
|
T34 |
50 |
|
T36 |
4 |
auto[1] |
269009 |
1 |
|
|
T32 |
5176 |
|
T34 |
48 |
|
T36 |
5 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134882 |
1 |
|
|
T32 |
2589 |
|
T34 |
24 |
|
T36 |
2 |
auto[0] |
auto[1] |
134458 |
1 |
|
|
T32 |
2640 |
|
T34 |
22 |
|
T36 |
3 |
auto[1] |
auto[0] |
133918 |
1 |
|
|
T32 |
2574 |
|
T34 |
26 |
|
T36 |
2 |
auto[1] |
auto[1] |
134551 |
1 |
|
|
T32 |
2536 |
|
T34 |
26 |
|
T36 |
2 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268538 |
1 |
|
|
T32 |
5172 |
|
T34 |
46 |
|
T36 |
7 |
auto[1] |
269271 |
1 |
|
|
T32 |
5167 |
|
T34 |
52 |
|
T36 |
2 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268813 |
1 |
|
|
T32 |
5067 |
|
T34 |
57 |
|
T36 |
5 |
auto[1] |
268996 |
1 |
|
|
T32 |
5272 |
|
T34 |
41 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134218 |
1 |
|
|
T32 |
2550 |
|
T34 |
30 |
|
T36 |
4 |
auto[0] |
auto[1] |
134320 |
1 |
|
|
T32 |
2622 |
|
T34 |
16 |
|
T36 |
3 |
auto[1] |
auto[0] |
134595 |
1 |
|
|
T32 |
2517 |
|
T34 |
27 |
|
T36 |
1 |
auto[1] |
auto[1] |
134676 |
1 |
|
|
T32 |
2650 |
|
T34 |
25 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268777 |
1 |
|
|
T32 |
5159 |
|
T34 |
46 |
|
T36 |
4 |
auto[1] |
269032 |
1 |
|
|
T32 |
5180 |
|
T34 |
52 |
|
T36 |
5 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268261 |
1 |
|
|
T32 |
5179 |
|
T34 |
57 |
|
T36 |
5 |
auto[1] |
269548 |
1 |
|
|
T32 |
5160 |
|
T34 |
41 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134088 |
1 |
|
|
T32 |
2577 |
|
T34 |
24 |
|
T36 |
3 |
auto[0] |
auto[1] |
134689 |
1 |
|
|
T32 |
2582 |
|
T34 |
22 |
|
T36 |
1 |
auto[1] |
auto[0] |
134173 |
1 |
|
|
T32 |
2602 |
|
T34 |
33 |
|
T36 |
2 |
auto[1] |
auto[1] |
134859 |
1 |
|
|
T32 |
2578 |
|
T34 |
19 |
|
T36 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269012 |
1 |
|
|
T32 |
5157 |
|
T34 |
53 |
|
T36 |
3 |
auto[1] |
268797 |
1 |
|
|
T32 |
5182 |
|
T34 |
45 |
|
T36 |
6 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269053 |
1 |
|
|
T32 |
5078 |
|
T34 |
50 |
|
T36 |
6 |
auto[1] |
268756 |
1 |
|
|
T32 |
5261 |
|
T34 |
48 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134401 |
1 |
|
|
T32 |
2526 |
|
T34 |
30 |
|
T36 |
2 |
auto[0] |
auto[1] |
134611 |
1 |
|
|
T32 |
2631 |
|
T34 |
23 |
|
T36 |
1 |
auto[1] |
auto[0] |
134652 |
1 |
|
|
T32 |
2552 |
|
T34 |
20 |
|
T36 |
4 |
auto[1] |
auto[1] |
134145 |
1 |
|
|
T32 |
2630 |
|
T34 |
25 |
|
T36 |
2 |