Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268944 |
1 |
|
|
T32 |
5134 |
|
T34 |
48 |
|
T36 |
2 |
auto[1] |
268865 |
1 |
|
|
T32 |
5205 |
|
T34 |
50 |
|
T36 |
7 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269050 |
1 |
|
|
T32 |
5169 |
|
T34 |
48 |
|
T36 |
3 |
auto[1] |
268759 |
1 |
|
|
T32 |
5170 |
|
T34 |
50 |
|
T36 |
6 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134301 |
1 |
|
|
T32 |
2584 |
|
T34 |
24 |
|
T38 |
8 |
auto[0] |
auto[1] |
134643 |
1 |
|
|
T32 |
2550 |
|
T34 |
24 |
|
T36 |
2 |
auto[1] |
auto[0] |
134749 |
1 |
|
|
T32 |
2585 |
|
T34 |
24 |
|
T36 |
3 |
auto[1] |
auto[1] |
134116 |
1 |
|
|
T32 |
2620 |
|
T34 |
26 |
|
T36 |
4 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269793 |
1 |
|
|
T32 |
5137 |
|
T34 |
40 |
|
T36 |
5 |
auto[1] |
268016 |
1 |
|
|
T32 |
5202 |
|
T34 |
58 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268903 |
1 |
|
|
T32 |
5113 |
|
T34 |
50 |
|
T36 |
6 |
auto[1] |
268906 |
1 |
|
|
T32 |
5226 |
|
T34 |
48 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
135134 |
1 |
|
|
T32 |
2493 |
|
T34 |
23 |
|
T36 |
2 |
auto[0] |
auto[1] |
134659 |
1 |
|
|
T32 |
2644 |
|
T34 |
17 |
|
T36 |
3 |
auto[1] |
auto[0] |
133769 |
1 |
|
|
T32 |
2620 |
|
T34 |
27 |
|
T36 |
4 |
auto[1] |
auto[1] |
134247 |
1 |
|
|
T32 |
2582 |
|
T34 |
31 |
|
T38 |
9 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268813 |
1 |
|
|
T32 |
5115 |
|
T34 |
48 |
|
T36 |
5 |
auto[1] |
268996 |
1 |
|
|
T32 |
5224 |
|
T34 |
50 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269301 |
1 |
|
|
T32 |
5081 |
|
T34 |
59 |
|
T36 |
2 |
auto[1] |
268508 |
1 |
|
|
T32 |
5258 |
|
T34 |
39 |
|
T36 |
7 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134454 |
1 |
|
|
T32 |
2522 |
|
T34 |
28 |
|
T36 |
1 |
auto[0] |
auto[1] |
134359 |
1 |
|
|
T32 |
2593 |
|
T34 |
20 |
|
T36 |
4 |
auto[1] |
auto[0] |
134847 |
1 |
|
|
T32 |
2559 |
|
T34 |
31 |
|
T36 |
1 |
auto[1] |
auto[1] |
134149 |
1 |
|
|
T32 |
2665 |
|
T34 |
19 |
|
T36 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268987 |
1 |
|
|
T32 |
5178 |
|
T34 |
45 |
|
T36 |
5 |
auto[1] |
268822 |
1 |
|
|
T32 |
5161 |
|
T34 |
53 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268866 |
1 |
|
|
T32 |
5116 |
|
T34 |
53 |
|
T36 |
3 |
auto[1] |
268943 |
1 |
|
|
T32 |
5223 |
|
T34 |
45 |
|
T36 |
6 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134319 |
1 |
|
|
T32 |
2567 |
|
T34 |
23 |
|
T36 |
3 |
auto[0] |
auto[1] |
134668 |
1 |
|
|
T32 |
2611 |
|
T34 |
22 |
|
T36 |
2 |
auto[1] |
auto[0] |
134547 |
1 |
|
|
T32 |
2549 |
|
T34 |
30 |
|
T38 |
10 |
auto[1] |
auto[1] |
134275 |
1 |
|
|
T32 |
2612 |
|
T34 |
23 |
|
T36 |
4 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269224 |
1 |
|
|
T32 |
5130 |
|
T34 |
43 |
|
T36 |
7 |
auto[1] |
268585 |
1 |
|
|
T32 |
5209 |
|
T34 |
55 |
|
T36 |
2 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268679 |
1 |
|
|
T32 |
5220 |
|
T34 |
40 |
|
T36 |
6 |
auto[1] |
269130 |
1 |
|
|
T32 |
5119 |
|
T34 |
58 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134633 |
1 |
|
|
T32 |
2594 |
|
T34 |
16 |
|
T36 |
5 |
auto[0] |
auto[1] |
134591 |
1 |
|
|
T32 |
2536 |
|
T34 |
27 |
|
T36 |
2 |
auto[1] |
auto[0] |
134046 |
1 |
|
|
T32 |
2626 |
|
T34 |
24 |
|
T36 |
1 |
auto[1] |
auto[1] |
134539 |
1 |
|
|
T32 |
2583 |
|
T34 |
31 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269377 |
1 |
|
|
T32 |
5117 |
|
T34 |
53 |
|
T36 |
5 |
auto[1] |
268432 |
1 |
|
|
T32 |
5222 |
|
T34 |
45 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269526 |
1 |
|
|
T32 |
5118 |
|
T34 |
45 |
|
T36 |
4 |
auto[1] |
268283 |
1 |
|
|
T32 |
5221 |
|
T34 |
53 |
|
T36 |
5 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
135446 |
1 |
|
|
T32 |
2508 |
|
T34 |
25 |
|
T36 |
3 |
auto[0] |
auto[1] |
133931 |
1 |
|
|
T32 |
2609 |
|
T34 |
28 |
|
T36 |
2 |
auto[1] |
auto[0] |
134080 |
1 |
|
|
T32 |
2610 |
|
T34 |
20 |
|
T36 |
1 |
auto[1] |
auto[1] |
134352 |
1 |
|
|
T32 |
2612 |
|
T34 |
25 |
|
T36 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268990 |
1 |
|
|
T32 |
5208 |
|
T34 |
44 |
|
T36 |
7 |
auto[1] |
268819 |
1 |
|
|
T32 |
5131 |
|
T34 |
54 |
|
T36 |
2 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269281 |
1 |
|
|
T32 |
5172 |
|
T34 |
51 |
|
T36 |
5 |
auto[1] |
268528 |
1 |
|
|
T32 |
5167 |
|
T34 |
47 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134961 |
1 |
|
|
T32 |
2652 |
|
T34 |
23 |
|
T36 |
4 |
auto[0] |
auto[1] |
134029 |
1 |
|
|
T32 |
2556 |
|
T34 |
21 |
|
T36 |
3 |
auto[1] |
auto[0] |
134320 |
1 |
|
|
T32 |
2520 |
|
T34 |
28 |
|
T36 |
1 |
auto[1] |
auto[1] |
134499 |
1 |
|
|
T32 |
2611 |
|
T34 |
26 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
267867 |
1 |
|
|
T32 |
5186 |
|
T34 |
42 |
|
T36 |
2 |
auto[1] |
269213 |
1 |
|
|
T32 |
5100 |
|
T34 |
40 |
|
T36 |
6 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268207 |
1 |
|
|
T32 |
5160 |
|
T34 |
44 |
|
T36 |
4 |
auto[1] |
268873 |
1 |
|
|
T32 |
5126 |
|
T34 |
38 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
133615 |
1 |
|
|
T32 |
2598 |
|
T34 |
28 |
|
T36 |
1 |
auto[0] |
auto[1] |
134252 |
1 |
|
|
T32 |
2588 |
|
T34 |
14 |
|
T36 |
1 |
auto[1] |
auto[0] |
134592 |
1 |
|
|
T32 |
2562 |
|
T34 |
16 |
|
T36 |
3 |
auto[1] |
auto[1] |
134621 |
1 |
|
|
T32 |
2538 |
|
T34 |
24 |
|
T36 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268216 |
1 |
|
|
T32 |
5191 |
|
T34 |
35 |
|
T36 |
4 |
auto[1] |
268864 |
1 |
|
|
T32 |
5095 |
|
T34 |
47 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268881 |
1 |
|
|
T32 |
5149 |
|
T34 |
48 |
|
T36 |
6 |
auto[1] |
268199 |
1 |
|
|
T32 |
5137 |
|
T34 |
34 |
|
T36 |
2 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134373 |
1 |
|
|
T32 |
2613 |
|
T34 |
22 |
|
T36 |
4 |
auto[0] |
auto[1] |
133843 |
1 |
|
|
T32 |
2578 |
|
T34 |
13 |
|
T38 |
4 |
auto[1] |
auto[0] |
134508 |
1 |
|
|
T32 |
2536 |
|
T34 |
26 |
|
T36 |
2 |
auto[1] |
auto[1] |
134356 |
1 |
|
|
T32 |
2559 |
|
T34 |
21 |
|
T36 |
2 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
267601 |
1 |
|
|
T32 |
5087 |
|
T34 |
36 |
|
T36 |
5 |
auto[1] |
269479 |
1 |
|
|
T32 |
5199 |
|
T34 |
46 |
|
T36 |
3 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268589 |
1 |
|
|
T32 |
5136 |
|
T34 |
40 |
|
T36 |
6 |
auto[1] |
268491 |
1 |
|
|
T32 |
5150 |
|
T34 |
42 |
|
T36 |
2 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
133989 |
1 |
|
|
T32 |
2566 |
|
T34 |
19 |
|
T36 |
4 |
auto[0] |
auto[1] |
133612 |
1 |
|
|
T32 |
2521 |
|
T34 |
17 |
|
T36 |
1 |
auto[1] |
auto[0] |
134600 |
1 |
|
|
T32 |
2570 |
|
T34 |
21 |
|
T36 |
2 |
auto[1] |
auto[1] |
134879 |
1 |
|
|
T32 |
2629 |
|
T34 |
25 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
267864 |
1 |
|
|
T32 |
5046 |
|
T34 |
41 |
|
T36 |
3 |
auto[1] |
269216 |
1 |
|
|
T32 |
5240 |
|
T34 |
41 |
|
T36 |
5 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268727 |
1 |
|
|
T32 |
5102 |
|
T34 |
39 |
|
T36 |
6 |
auto[1] |
268353 |
1 |
|
|
T32 |
5184 |
|
T34 |
43 |
|
T36 |
2 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
133844 |
1 |
|
|
T32 |
2514 |
|
T34 |
22 |
|
T36 |
3 |
auto[0] |
auto[1] |
134020 |
1 |
|
|
T32 |
2532 |
|
T34 |
19 |
|
T38 |
6 |
auto[1] |
auto[0] |
134883 |
1 |
|
|
T32 |
2588 |
|
T34 |
17 |
|
T36 |
3 |
auto[1] |
auto[1] |
134333 |
1 |
|
|
T32 |
2652 |
|
T34 |
24 |
|
T36 |
2 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268663 |
1 |
|
|
T32 |
5069 |
|
T34 |
39 |
|
T36 |
4 |
auto[1] |
268417 |
1 |
|
|
T32 |
5217 |
|
T34 |
43 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268128 |
1 |
|
|
T32 |
5095 |
|
T34 |
47 |
|
T36 |
8 |
auto[1] |
268952 |
1 |
|
|
T32 |
5191 |
|
T34 |
35 |
|
T38 |
10 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134225 |
1 |
|
|
T32 |
2505 |
|
T34 |
26 |
|
T36 |
4 |
auto[0] |
auto[1] |
134438 |
1 |
|
|
T32 |
2564 |
|
T34 |
13 |
|
T38 |
5 |
auto[1] |
auto[0] |
133903 |
1 |
|
|
T32 |
2590 |
|
T34 |
21 |
|
T36 |
4 |
auto[1] |
auto[1] |
134514 |
1 |
|
|
T32 |
2627 |
|
T34 |
22 |
|
T38 |
5 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268050 |
1 |
|
|
T32 |
5041 |
|
T34 |
40 |
|
T36 |
3 |
auto[1] |
269030 |
1 |
|
|
T32 |
5245 |
|
T34 |
42 |
|
T36 |
5 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268753 |
1 |
|
|
T32 |
5082 |
|
T34 |
38 |
|
T36 |
5 |
auto[1] |
268327 |
1 |
|
|
T32 |
5204 |
|
T34 |
44 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134033 |
1 |
|
|
T32 |
2460 |
|
T34 |
16 |
|
T36 |
2 |
auto[0] |
auto[1] |
134017 |
1 |
|
|
T32 |
2581 |
|
T34 |
24 |
|
T36 |
1 |
auto[1] |
auto[0] |
134720 |
1 |
|
|
T32 |
2622 |
|
T34 |
22 |
|
T36 |
3 |
auto[1] |
auto[1] |
134310 |
1 |
|
|
T32 |
2623 |
|
T34 |
20 |
|
T36 |
2 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268864 |
1 |
|
|
T32 |
5104 |
|
T34 |
42 |
|
T36 |
3 |
auto[1] |
268216 |
1 |
|
|
T32 |
5182 |
|
T34 |
40 |
|
T36 |
5 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268647 |
1 |
|
|
T32 |
5120 |
|
T34 |
40 |
|
T36 |
3 |
auto[1] |
268433 |
1 |
|
|
T32 |
5166 |
|
T34 |
42 |
|
T36 |
5 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134269 |
1 |
|
|
T32 |
2539 |
|
T34 |
22 |
|
T36 |
1 |
auto[0] |
auto[1] |
134595 |
1 |
|
|
T32 |
2565 |
|
T34 |
20 |
|
T36 |
2 |
auto[1] |
auto[0] |
134378 |
1 |
|
|
T32 |
2581 |
|
T34 |
18 |
|
T36 |
2 |
auto[1] |
auto[1] |
133838 |
1 |
|
|
T32 |
2601 |
|
T34 |
22 |
|
T36 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
267989 |
1 |
|
|
T32 |
5203 |
|
T34 |
50 |
|
T36 |
2 |
auto[1] |
269091 |
1 |
|
|
T32 |
5083 |
|
T34 |
32 |
|
T36 |
6 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268760 |
1 |
|
|
T32 |
5168 |
|
T34 |
53 |
|
T36 |
5 |
auto[1] |
268320 |
1 |
|
|
T32 |
5118 |
|
T34 |
29 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
133823 |
1 |
|
|
T32 |
2594 |
|
T34 |
29 |
|
T38 |
3 |
auto[0] |
auto[1] |
134166 |
1 |
|
|
T32 |
2609 |
|
T34 |
21 |
|
T36 |
2 |
auto[1] |
auto[0] |
134937 |
1 |
|
|
T32 |
2574 |
|
T34 |
24 |
|
T36 |
5 |
auto[1] |
auto[1] |
134154 |
1 |
|
|
T32 |
2509 |
|
T34 |
8 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268115 |
1 |
|
|
T32 |
5151 |
|
T34 |
45 |
|
T36 |
2 |
auto[1] |
268965 |
1 |
|
|
T32 |
5135 |
|
T34 |
37 |
|
T36 |
6 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268027 |
1 |
|
|
T32 |
5165 |
|
T34 |
39 |
|
T36 |
3 |
auto[1] |
269053 |
1 |
|
|
T32 |
5121 |
|
T34 |
43 |
|
T36 |
5 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
133837 |
1 |
|
|
T32 |
2566 |
|
T34 |
21 |
|
T36 |
2 |
auto[0] |
auto[1] |
134278 |
1 |
|
|
T32 |
2585 |
|
T34 |
24 |
|
T38 |
7 |
auto[1] |
auto[0] |
134190 |
1 |
|
|
T32 |
2599 |
|
T34 |
18 |
|
T36 |
1 |
auto[1] |
auto[1] |
134775 |
1 |
|
|
T32 |
2536 |
|
T34 |
19 |
|
T36 |
5 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268526 |
1 |
|
|
T32 |
5108 |
|
T34 |
40 |
|
T36 |
6 |
auto[1] |
268554 |
1 |
|
|
T32 |
5178 |
|
T34 |
42 |
|
T36 |
2 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268396 |
1 |
|
|
T32 |
5194 |
|
T34 |
37 |
|
T36 |
5 |
auto[1] |
268684 |
1 |
|
|
T32 |
5092 |
|
T34 |
45 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134213 |
1 |
|
|
T32 |
2622 |
|
T34 |
15 |
|
T36 |
4 |
auto[0] |
auto[1] |
134313 |
1 |
|
|
T32 |
2486 |
|
T34 |
25 |
|
T36 |
2 |
auto[1] |
auto[0] |
134183 |
1 |
|
|
T32 |
2572 |
|
T34 |
22 |
|
T36 |
1 |
auto[1] |
auto[1] |
134371 |
1 |
|
|
T32 |
2606 |
|
T34 |
20 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
267975 |
1 |
|
|
T32 |
5138 |
|
T34 |
39 |
|
T36 |
4 |
auto[1] |
269105 |
1 |
|
|
T32 |
5148 |
|
T34 |
43 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268449 |
1 |
|
|
T32 |
5156 |
|
T34 |
42 |
|
T36 |
4 |
auto[1] |
268631 |
1 |
|
|
T32 |
5130 |
|
T34 |
40 |
|
T36 |
4 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
133971 |
1 |
|
|
T32 |
2582 |
|
T34 |
23 |
|
T36 |
3 |
auto[0] |
auto[1] |
134004 |
1 |
|
|
T32 |
2556 |
|
T34 |
16 |
|
T36 |
1 |
auto[1] |
auto[0] |
134478 |
1 |
|
|
T32 |
2574 |
|
T34 |
19 |
|
T36 |
1 |
auto[1] |
auto[1] |
134627 |
1 |
|
|
T32 |
2574 |
|
T34 |
24 |
|
T36 |
3 |