Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268675 |
1 |
|
|
T32 |
5134 |
|
T34 |
43 |
|
T36 |
6 |
auto[1] |
268405 |
1 |
|
|
T32 |
5152 |
|
T34 |
39 |
|
T36 |
2 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268567 |
1 |
|
|
T32 |
5185 |
|
T34 |
46 |
|
T36 |
5 |
auto[1] |
268513 |
1 |
|
|
T32 |
5101 |
|
T34 |
36 |
|
T36 |
3 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134552 |
1 |
|
|
T32 |
2587 |
|
T34 |
25 |
|
T36 |
4 |
auto[0] |
auto[1] |
134123 |
1 |
|
|
T32 |
2547 |
|
T34 |
18 |
|
T36 |
2 |
auto[1] |
auto[0] |
134015 |
1 |
|
|
T32 |
2598 |
|
T34 |
21 |
|
T36 |
1 |
auto[1] |
auto[1] |
134390 |
1 |
|
|
T32 |
2554 |
|
T34 |
18 |
|
T36 |
1 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268041 |
1 |
|
|
T32 |
5127 |
|
T34 |
37 |
|
T36 |
5 |
auto[1] |
269039 |
1 |
|
|
T32 |
5159 |
|
T34 |
45 |
|
T36 |
3 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268451 |
1 |
|
|
T32 |
5136 |
|
T34 |
40 |
|
T36 |
3 |
auto[1] |
268629 |
1 |
|
|
T32 |
5150 |
|
T34 |
42 |
|
T36 |
5 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134021 |
1 |
|
|
T32 |
2556 |
|
T34 |
13 |
|
T36 |
2 |
auto[0] |
auto[1] |
134020 |
1 |
|
|
T32 |
2571 |
|
T34 |
24 |
|
T36 |
3 |
auto[1] |
auto[0] |
134430 |
1 |
|
|
T32 |
2580 |
|
T34 |
27 |
|
T36 |
1 |
auto[1] |
auto[1] |
134609 |
1 |
|
|
T32 |
2579 |
|
T34 |
18 |
|
T36 |
2 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
269212 |
1 |
|
|
T32 |
5090 |
|
T34 |
42 |
|
T36 |
5 |
auto[1] |
267868 |
1 |
|
|
T32 |
5196 |
|
T34 |
40 |
|
T36 |
3 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
267993 |
1 |
|
|
T32 |
5134 |
|
T34 |
34 |
|
T36 |
1 |
auto[1] |
269087 |
1 |
|
|
T32 |
5152 |
|
T34 |
48 |
|
T36 |
7 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134127 |
1 |
|
|
T32 |
2494 |
|
T34 |
16 |
|
T38 |
5 |
auto[0] |
auto[1] |
135085 |
1 |
|
|
T32 |
2596 |
|
T34 |
26 |
|
T36 |
5 |
auto[1] |
auto[0] |
133866 |
1 |
|
|
T32 |
2640 |
|
T34 |
18 |
|
T36 |
1 |
auto[1] |
auto[1] |
134002 |
1 |
|
|
T32 |
2556 |
|
T34 |
22 |
|
T36 |
2 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268402 |
1 |
|
|
T32 |
5219 |
|
T34 |
40 |
|
T36 |
4 |
auto[1] |
268678 |
1 |
|
|
T32 |
5067 |
|
T34 |
42 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268375 |
1 |
|
|
T32 |
5193 |
|
T34 |
46 |
|
T36 |
3 |
auto[1] |
268705 |
1 |
|
|
T32 |
5093 |
|
T34 |
36 |
|
T36 |
5 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
133987 |
1 |
|
|
T32 |
2621 |
|
T34 |
24 |
|
T36 |
2 |
auto[0] |
auto[1] |
134415 |
1 |
|
|
T32 |
2598 |
|
T34 |
16 |
|
T36 |
2 |
auto[1] |
auto[0] |
134388 |
1 |
|
|
T32 |
2572 |
|
T34 |
22 |
|
T36 |
1 |
auto[1] |
auto[1] |
134290 |
1 |
|
|
T32 |
2495 |
|
T34 |
20 |
|
T36 |
3 |
Summary for Variable cp_var1
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var1
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268958 |
1 |
|
|
T32 |
5178 |
|
T34 |
37 |
|
T36 |
4 |
auto[1] |
268122 |
1 |
|
|
T32 |
5108 |
|
T34 |
45 |
|
T36 |
4 |
Summary for Variable cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_var2
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
268677 |
1 |
|
|
T32 |
5187 |
|
T34 |
44 |
|
T36 |
3 |
auto[1] |
268403 |
1 |
|
|
T32 |
5099 |
|
T34 |
38 |
|
T36 |
5 |
Summary for Cross cp_var1_var2_cross
Samples crossed: cp_var1 cp_var2
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
4 |
0 |
4 |
100.00 |
|
Automatically Generated Cross Bins for cp_var1_var2_cross
Bins
cp_var1 | cp_var2 | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
134709 |
1 |
|
|
T32 |
2651 |
|
T34 |
18 |
|
T36 |
1 |
auto[0] |
auto[1] |
134249 |
1 |
|
|
T32 |
2527 |
|
T34 |
19 |
|
T36 |
3 |
auto[1] |
auto[0] |
133968 |
1 |
|
|
T32 |
2536 |
|
T34 |
26 |
|
T36 |
2 |
auto[1] |
auto[1] |
134154 |
1 |
|
|
T32 |
2572 |
|
T34 |
19 |
|
T36 |
2 |