Group : hmac_env_pkg::hmac_env_cov::msg_len_cg
dashboard | hierarchy | modlist | groups | tests | asserts

Group : hmac_env_pkg::hmac_env_cov::msg_len_cg
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
15.96 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_hmac_env_0.1/hmac_env_cov.sv



Summary for Group hmac_env_pkg::hmac_env_cov::msg_len_cg

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 64 52 12 18.75
Crosses 124 106 18 14.52


Variables for Group hmac_env_pkg::hmac_env_cov::msg_len_cg
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
hmac_en 2 0 2 100.00 100 1 1 2
msg_len_lower_cp 61 51 10 16.39 100 1 1 0
msg_len_upper_cp 1 1 0 0.00 100 1 1 0


Crosses for Group hmac_env_pkg::hmac_env_cov::msg_len_cg
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
msg_len_lower_cross 122 104 18 14.75 100 1 1 0
msg_len_upper_cross 2 2 0 0.00 100 1 1 0


Summary for Variable hmac_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for hmac_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 71148 1 T1 752 T2 740 T3 32
auto[1] 58460 1 T1 794 T2 620 T3 42



Summary for Variable msg_len_lower_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 61 51 10 16.39


User Defined Bins for msg_len_lower_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
auto_lens[1] 0 1 1
auto_lens[2] 0 1 1
auto_lens[3] 0 1 1
auto_lens[4] 0 1 1
auto_lens[5] 0 1 1
auto_lens[6] 0 1 1
auto_lens[7] 0 1 1
auto_lens[8] 0 1 1
auto_lens[9] 0 1 1
auto_lens[10] 0 1 1
auto_lens[11] 0 1 1
auto_lens[12] 0 1 1
auto_lens[13] 0 1 1
auto_lens[14] 0 1 1
auto_lens[15] 0 1 1
auto_lens[16] 0 1 1
auto_lens[17] 0 1 1
auto_lens[18] 0 1 1
auto_lens[19] 0 1 1
auto_lens[20] 0 1 1
auto_lens[21] 0 1 1
auto_lens[22] 0 1 1
auto_lens[23] 0 1 1
auto_lens[24] 0 1 1
auto_lens[25] 0 1 1
auto_lens[26] 0 1 1
auto_lens[27] 0 1 1
auto_lens[28] 0 1 1
auto_lens[29] 0 1 1
auto_lens[30] 0 1 1
auto_lens[31] 0 1 1
auto_lens[32] 0 1 1
auto_lens[33] 0 1 1
auto_lens[34] 0 1 1
auto_lens[35] 0 1 1
auto_lens[36] 0 1 1
auto_lens[37] 0 1 1
auto_lens[38] 0 1 1
auto_lens[39] 0 1 1
auto_lens[40] 0 1 1
auto_lens[41] 0 1 1
auto_lens[42] 0 1 1
auto_lens[43] 0 1 1
auto_lens[44] 0 1 1
auto_lens[45] 0 1 1
auto_lens[46] 0 1 1
auto_lens[47] 0 1 1
auto_lens[48] 0 1 1
auto_lens[49] 0 1 1
len_1023 0 1 1
len_511 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto_lens[0] 58037 1 T1 576 T2 575 T3 34
len_2049 23 1 T51 2 T109 2 T110 9
len_2048 25 1 T2 1 T10 2 T7 1
len_2047 8 1 T5 2 T111 5 T112 1
len_1025 1 1 T113 1 - - - -
len_1024 55 1 T9 2 T10 2 T7 2
len_513 15 1 T114 3 T115 5 T116 7
len_512 51 1 T2 1 T9 2 T29 2
len_1 767 1 T4 14 T53 6 T17 1
len_0 5821 1 T1 197 T2 103 T3 3



Summary for Variable msg_len_upper_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 1 1 0 0.00


User Defined Bins for msg_len_upper_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
len_upper 0 1 1



Summary for Cross msg_len_lower_cross

Samples crossed: hmac_en msg_len_lower_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 122 104 18 14.75 104


Automatically Generated Cross Bins for msg_len_lower_cross

Uncovered bins
hmac_enmsg_len_lower_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [auto_lens[1] , auto_lens[2] , auto_lens[3] , auto_lens[4] , auto_lens[5] , auto_lens[6] , auto_lens[7] , auto_lens[8] , auto_lens[9] , auto_lens[10] , auto_lens[11] , auto_lens[12] , auto_lens[13] , auto_lens[14] , auto_lens[15] , auto_lens[16] , auto_lens[17] , auto_lens[18] , auto_lens[19] , auto_lens[20] , auto_lens[21] , auto_lens[22] , auto_lens[23] , auto_lens[24] , auto_lens[25] , auto_lens[26] , auto_lens[27] , auto_lens[28] , auto_lens[29] , auto_lens[30] , auto_lens[31] , auto_lens[32] , auto_lens[33] , auto_lens[34] , auto_lens[35] , auto_lens[36] , auto_lens[37] , auto_lens[38] , auto_lens[39] , auto_lens[40] , auto_lens[41] , auto_lens[42] , auto_lens[43] , auto_lens[44] , auto_lens[45] , auto_lens[46] , auto_lens[47] , auto_lens[48] , auto_lens[49]] -- -- 49
[auto[0]] [len_1025] 0 1 1
[auto[0]] [len_1023 , len_513] -- -- 2
[auto[0]] [len_511] 0 1 1
[auto[1]] [auto_lens[1] , auto_lens[2] , auto_lens[3] , auto_lens[4] , auto_lens[5] , auto_lens[6] , auto_lens[7] , auto_lens[8] , auto_lens[9] , auto_lens[10] , auto_lens[11] , auto_lens[12] , auto_lens[13] , auto_lens[14] , auto_lens[15] , auto_lens[16] , auto_lens[17] , auto_lens[18] , auto_lens[19] , auto_lens[20] , auto_lens[21] , auto_lens[22] , auto_lens[23] , auto_lens[24] , auto_lens[25] , auto_lens[26] , auto_lens[27] , auto_lens[28] , auto_lens[29] , auto_lens[30] , auto_lens[31] , auto_lens[32] , auto_lens[33] , auto_lens[34] , auto_lens[35] , auto_lens[36] , auto_lens[37] , auto_lens[38] , auto_lens[39] , auto_lens[40] , auto_lens[41] , auto_lens[42] , auto_lens[43] , auto_lens[44] , auto_lens[45] , auto_lens[46] , auto_lens[47] , auto_lens[48] , auto_lens[49]] -- -- 49
[auto[1]] [len_1023] 0 1 1
[auto[1]] [len_511] 0 1 1


Covered bins
hmac_enmsg_len_lower_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto_lens[0] 32794 1 T1 226 T2 368 T3 13
auto[0] len_2049 13 1 T51 2 T110 9 T117 2
auto[0] len_2048 15 1 T2 1 T10 1 T7 1
auto[0] len_2047 3 1 T5 2 T111 1 - -
auto[0] len_1024 37 1 T9 2 T10 1 T7 1
auto[0] len_512 32 1 T2 1 T9 2 T29 1
auto[0] len_1 75 1 T17 1 T7 2 T54 2
auto[0] len_0 2604 1 T1 150 T3 3 T6 2
auto[1] auto_lens[0] 25243 1 T1 350 T2 207 T3 21
auto[1] len_2049 10 1 T109 2 T118 2 T117 1
auto[1] len_2048 10 1 T10 1 T29 1 T108 1
auto[1] len_2047 5 1 T111 4 T112 1 - -
auto[1] len_1025 1 1 T113 1 - - - -
auto[1] len_1024 18 1 T10 1 T7 1 T29 1
auto[1] len_513 15 1 T114 3 T115 5 T116 7
auto[1] len_512 19 1 T29 1 T25 1 T88 1
auto[1] len_1 692 1 T4 14 T53 6 T7 17
auto[1] len_0 3217 1 T1 47 T2 103 T9 3



Summary for Cross msg_len_upper_cross

Samples crossed: hmac_en msg_len_upper_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 2 2 0 0.00 2


Automatically Generated Cross Bins for msg_len_upper_cross

Uncovered bins
hmac_enmsg_len_upper_cpCOUNTAT LEASTNUMBERSTATUS
* * -- -- 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%