Group : hmac_env_pkg::hmac_env_cov::msg_len_cg
dashboard | hierarchy | modlist | groups | tests | asserts

Group : hmac_env_pkg::hmac_env_cov::msg_len_cg
SCOREWEIGHTGOALAT LEASTAUTO BIN MAXPRINT MISSING
18.62 1 100 1 64 64


Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_hmac_env_0.1/hmac_env_cov.sv



Summary for Group hmac_env_pkg::hmac_env_cov::msg_len_cg

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 64 50 14 21.88
Crosses 124 103 21 16.94


Variables for Group hmac_env_pkg::hmac_env_cov::msg_len_cg
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
hmac_en 2 0 2 100.00 100 1 1 2
msg_len_lower_cp 61 49 12 19.67 100 1 1 0
msg_len_upper_cp 1 1 0 0.00 100 1 1 0


Crosses for Group hmac_env_pkg::hmac_env_cov::msg_len_cg
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
msg_len_lower_cross 122 101 21 17.21 100 1 1 0
msg_len_upper_cross 2 2 0 0.00 100 1 1 0


Summary for Variable hmac_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for hmac_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 134066 1 T1 6 T3 16 T5 22
auto[1] 108924 1 T1 2 T3 20 T4 4



Summary for Variable msg_len_lower_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 61 49 12 19.67


User Defined Bins for msg_len_lower_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
auto_lens[1] 0 1 1
auto_lens[2] 0 1 1
auto_lens[3] 0 1 1
auto_lens[4] 0 1 1
auto_lens[5] 0 1 1
auto_lens[6] 0 1 1
auto_lens[7] 0 1 1
auto_lens[8] 0 1 1
auto_lens[9] 0 1 1
auto_lens[10] 0 1 1
auto_lens[11] 0 1 1
auto_lens[12] 0 1 1
auto_lens[13] 0 1 1
auto_lens[14] 0 1 1
auto_lens[15] 0 1 1
auto_lens[16] 0 1 1
auto_lens[17] 0 1 1
auto_lens[18] 0 1 1
auto_lens[19] 0 1 1
auto_lens[20] 0 1 1
auto_lens[21] 0 1 1
auto_lens[22] 0 1 1
auto_lens[23] 0 1 1
auto_lens[24] 0 1 1
auto_lens[25] 0 1 1
auto_lens[26] 0 1 1
auto_lens[27] 0 1 1
auto_lens[28] 0 1 1
auto_lens[29] 0 1 1
auto_lens[30] 0 1 1
auto_lens[31] 0 1 1
auto_lens[32] 0 1 1
auto_lens[33] 0 1 1
auto_lens[34] 0 1 1
auto_lens[35] 0 1 1
auto_lens[36] 0 1 1
auto_lens[37] 0 1 1
auto_lens[38] 0 1 1
auto_lens[39] 0 1 1
auto_lens[40] 0 1 1
auto_lens[41] 0 1 1
auto_lens[42] 0 1 1
auto_lens[43] 0 1 1
auto_lens[44] 0 1 1
auto_lens[45] 0 1 1
auto_lens[46] 0 1 1
auto_lens[47] 0 1 1
auto_lens[48] 0 1 1
auto_lens[49] 0 1 1


Covered bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto_lens[0] 114545 1 T1 3 T3 15 T4 2
len_2049 6 1 T105 2 T106 1 T107 2
len_2048 82 1 T8 1 T47 2 T17 1
len_2047 82 1 T17 1 T108 81 - -
len_1025 47 1 T109 2 T110 42 T111 2
len_1024 133 1 T8 3 T46 1 T47 2
len_1023 3 1 T112 1 T113 2 - -
len_513 13 1 T114 2 T105 1 T115 3
len_512 138 1 T8 4 T46 2 T47 2
len_511 2 1 T116 2 - - - -
len_1 1541 1 T6 7 T7 2 T8 9
len_0 4903 1 T1 1 T3 3 T5 1



Summary for Variable msg_len_upper_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 1 1 0 0.00


User Defined Bins for msg_len_upper_cp

Uncovered bins
NAMECOUNTAT LEASTNUMBERSTATUS
len_upper 0 1 1



Summary for Cross msg_len_lower_cross

Samples crossed: hmac_en msg_len_lower_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 122 101 21 17.21 101


Automatically Generated Cross Bins for msg_len_lower_cross

Uncovered bins
hmac_enmsg_len_lower_cpCOUNTAT LEASTNUMBERSTATUS
[auto[0]] [auto_lens[1] , auto_lens[2] , auto_lens[3] , auto_lens[4] , auto_lens[5] , auto_lens[6] , auto_lens[7] , auto_lens[8] , auto_lens[9] , auto_lens[10] , auto_lens[11] , auto_lens[12] , auto_lens[13] , auto_lens[14] , auto_lens[15] , auto_lens[16] , auto_lens[17] , auto_lens[18] , auto_lens[19] , auto_lens[20] , auto_lens[21] , auto_lens[22] , auto_lens[23] , auto_lens[24] , auto_lens[25] , auto_lens[26] , auto_lens[27] , auto_lens[28] , auto_lens[29] , auto_lens[30] , auto_lens[31] , auto_lens[32] , auto_lens[33] , auto_lens[34] , auto_lens[35] , auto_lens[36] , auto_lens[37] , auto_lens[38] , auto_lens[39] , auto_lens[40] , auto_lens[41] , auto_lens[42] , auto_lens[43] , auto_lens[44] , auto_lens[45] , auto_lens[46] , auto_lens[47] , auto_lens[48] , auto_lens[49]] -- -- 49
[auto[0]] [len_513] 0 1 1
[auto[1]] [auto_lens[1] , auto_lens[2] , auto_lens[3] , auto_lens[4] , auto_lens[5] , auto_lens[6] , auto_lens[7] , auto_lens[8] , auto_lens[9] , auto_lens[10] , auto_lens[11] , auto_lens[12] , auto_lens[13] , auto_lens[14] , auto_lens[15] , auto_lens[16] , auto_lens[17] , auto_lens[18] , auto_lens[19] , auto_lens[20] , auto_lens[21] , auto_lens[22] , auto_lens[23] , auto_lens[24] , auto_lens[25] , auto_lens[26] , auto_lens[27] , auto_lens[28] , auto_lens[29] , auto_lens[30] , auto_lens[31] , auto_lens[32] , auto_lens[33] , auto_lens[34] , auto_lens[35] , auto_lens[36] , auto_lens[37] , auto_lens[38] , auto_lens[39] , auto_lens[40] , auto_lens[41] , auto_lens[42] , auto_lens[43] , auto_lens[44] , auto_lens[45] , auto_lens[46] , auto_lens[47] , auto_lens[48] , auto_lens[49]] -- -- 49
[auto[1]] [len_1023] 0 1 1
[auto[1]] [len_511] 0 1 1


Covered bins
hmac_enmsg_len_lower_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] auto_lens[0] 64225 1 T1 3 T3 6 T5 11
auto[0] len_2049 1 1 T117 1 - - - -
auto[0] len_2048 40 1 T47 2 T17 1 T118 1
auto[0] len_2047 3 1 T17 1 T108 2 - -
auto[0] len_1025 1 1 T110 1 - - - -
auto[0] len_1024 75 1 T8 2 T46 1 T47 2
auto[0] len_1023 3 1 T112 1 T113 2 - -
auto[0] len_512 82 1 T8 1 T46 2 T47 2
auto[0] len_511 2 1 T116 2 - - - -
auto[0] len_1 166 1 T7 2 T102 1 T17 5
auto[0] len_0 2435 1 T3 2 T7 2 T8 30
auto[1] auto_lens[0] 50320 1 T3 9 T4 2 T5 11
auto[1] len_2049 5 1 T105 2 T106 1 T107 2
auto[1] len_2048 42 1 T8 1 T27 1 T42 1
auto[1] len_2047 79 1 T108 79 - - - -
auto[1] len_1025 46 1 T109 2 T110 41 T111 2
auto[1] len_1024 58 1 T8 1 T24 1 T118 1
auto[1] len_513 13 1 T114 2 T105 1 T115 3
auto[1] len_512 56 1 T8 3 T42 3 T119 2
auto[1] len_1 1375 1 T6 7 T8 9 T23 14
auto[1] len_0 2468 1 T1 1 T3 1 T5 1



Summary for Cross msg_len_upper_cross

Samples crossed: hmac_en msg_len_upper_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 2 2 0 0.00 2


Automatically Generated Cross Bins for msg_len_upper_cross

Uncovered bins
hmac_enmsg_len_upper_cpCOUNTAT LEASTNUMBERSTATUS
* * -- -- 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%