dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 3147 1 T1 5 T2 4 T22 10
auto[1] 331 1 T102 3 T41 4 T42 19



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 106 1 T22 1 T24 1 T193 1
auto[134217728:268435455] 110 1 T102 1 T23 1 T6 1
auto[268435456:402653183] 129 1 T22 1 T42 2 T24 1
auto[402653184:536870911] 103 1 T42 1 T132 1 T48 1
auto[536870912:671088639] 103 1 T132 1 T6 2 T44 1
auto[671088640:805306367] 99 1 T6 3 T44 2 T53 2
auto[805306368:939524095] 116 1 T41 1 T42 2 T47 1
auto[939524096:1073741823] 99 1 T40 1 T41 1 T42 2
auto[1073741824:1207959551] 113 1 T1 1 T42 1 T198 1
auto[1207959552:1342177279] 101 1 T19 1 T42 1 T132 1
auto[1342177280:1476395007] 112 1 T2 1 T42 1 T23 1
auto[1476395008:1610612735] 116 1 T65 1 T42 1 T24 1
auto[1610612736:1744830463] 111 1 T1 1 T22 1 T41 1
auto[1744830464:1879048191] 90 1 T42 1 T20 1 T6 1
auto[1879048192:2013265919] 112 1 T2 1 T40 1 T42 1
auto[2013265920:2147483647] 111 1 T2 1 T22 1 T31 1
auto[2147483648:2281701375] 103 1 T22 1 T102 1 T41 1
auto[2281701376:2415919103] 108 1 T40 1 T102 1 T47 1
auto[2415919104:2550136831] 108 1 T42 1 T24 1 T20 1
auto[2550136832:2684354559] 110 1 T102 1 T6 1 T39 1
auto[2684354560:2818572287] 116 1 T22 1 T102 1 T41 1
auto[2818572288:2952790015] 119 1 T19 1 T41 1 T42 1
auto[2952790016:3087007743] 119 1 T1 1 T2 1 T42 2
auto[3087007744:3221225471] 118 1 T22 2 T110 1 T6 2
auto[3221225472:3355443199] 105 1 T1 1 T102 1 T19 1
auto[3355443200:3489660927] 99 1 T42 1 T101 1 T47 1
auto[3489660928:3623878655] 116 1 T22 1 T41 1 T132 1
auto[3623878656:3758096383] 110 1 T1 1 T197 1 T48 1
auto[3758096384:3892314111] 103 1 T42 2 T101 1 T6 3
auto[3892314112:4026531839] 98 1 T22 1 T48 1 T6 2
auto[4026531840:4160749567] 111 1 T102 1 T42 1 T6 1
auto[4160749568:4294967295] 104 1 T6 1 T39 2 T59 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 93 1 T22 1 T24 1 T193 1
auto[0:134217727] auto[1] 13 1 T141 1 T290 1 T373 1
auto[134217728:268435455] auto[0] 99 1 T23 1 T6 1 T193 1
auto[134217728:268435455] auto[1] 11 1 T102 1 T141 1 T258 1
auto[268435456:402653183] auto[0] 116 1 T22 1 T24 1 T198 1
auto[268435456:402653183] auto[1] 13 1 T42 2 T133 1 T290 1
auto[402653184:536870911] auto[0] 95 1 T132 1 T48 1 T6 1
auto[402653184:536870911] auto[1] 8 1 T42 1 T290 1 T334 1
auto[536870912:671088639] auto[0] 91 1 T6 2 T44 1 T61 2
auto[536870912:671088639] auto[1] 12 1 T132 1 T141 1 T371 1
auto[671088640:805306367] auto[0] 88 1 T6 3 T44 2 T53 2
auto[671088640:805306367] auto[1] 11 1 T372 1 T373 1 T238 1
auto[805306368:939524095] auto[0] 103 1 T41 1 T42 1 T47 1
auto[805306368:939524095] auto[1] 13 1 T42 1 T290 1 T258 1
auto[939524096:1073741823] auto[0] 88 1 T40 1 T47 1 T23 1
auto[939524096:1073741823] auto[1] 11 1 T41 1 T42 2 T141 1
auto[1073741824:1207959551] auto[0] 103 1 T1 1 T42 1 T198 1
auto[1073741824:1207959551] auto[1] 10 1 T258 1 T296 1 T399 2
auto[1207959552:1342177279] auto[0] 95 1 T19 1 T42 1 T132 1
auto[1207959552:1342177279] auto[1] 6 1 T290 1 T371 1 T395 1
auto[1342177280:1476395007] auto[0] 102 1 T2 1 T42 1 T23 1
auto[1342177280:1476395007] auto[1] 10 1 T290 1 T302 1 T394 1
auto[1476395008:1610612735] auto[0] 106 1 T65 1 T42 1 T24 1
auto[1476395008:1610612735] auto[1] 10 1 T290 1 T258 1 T373 1
auto[1610612736:1744830463] auto[0] 101 1 T1 1 T22 1 T6 1
auto[1610612736:1744830463] auto[1] 10 1 T41 1 T237 1 T334 2
auto[1744830464:1879048191] auto[0] 85 1 T20 1 T6 1 T193 1
auto[1744830464:1879048191] auto[1] 5 1 T42 1 T372 1 T401 1
auto[1879048192:2013265919] auto[0] 105 1 T2 1 T40 1 T42 1
auto[1879048192:2013265919] auto[1] 7 1 T237 1 T360 1 T372 1
auto[2013265920:2147483647] auto[0] 99 1 T2 1 T22 1 T31 1
auto[2013265920:2147483647] auto[1] 12 1 T42 1 T134 1 T360 1
auto[2147483648:2281701375] auto[0] 84 1 T22 1 T102 1 T42 1
auto[2147483648:2281701375] auto[1] 19 1 T41 1 T42 2 T132 1
auto[2281701376:2415919103] auto[0] 97 1 T40 1 T47 1 T20 1
auto[2281701376:2415919103] auto[1] 11 1 T102 1 T134 1 T360 1
auto[2415919104:2550136831] auto[0] 98 1 T24 1 T20 1 T6 2
auto[2415919104:2550136831] auto[1] 10 1 T42 1 T318 1 T387 2
auto[2550136832:2684354559] auto[0] 96 1 T102 1 T6 1 T39 1
auto[2550136832:2684354559] auto[1] 14 1 T141 1 T239 1 T134 1
auto[2684354560:2818572287] auto[0] 105 1 T22 1 T102 1 T41 1
auto[2684354560:2818572287] auto[1] 11 1 T42 2 T132 1 T360 1
auto[2818572288:2952790015] auto[0] 112 1 T19 1 T101 1 T24 1
auto[2818572288:2952790015] auto[1] 7 1 T41 1 T42 1 T258 1
auto[2952790016:3087007743] auto[0] 109 1 T1 1 T2 1 T42 1
auto[2952790016:3087007743] auto[1] 10 1 T42 1 T132 1 T296 1
auto[3087007744:3221225471] auto[0] 110 1 T22 2 T110 1 T6 2
auto[3087007744:3221225471] auto[1] 8 1 T237 1 T360 1 T388 1
auto[3221225472:3355443199] auto[0] 98 1 T1 1 T102 1 T19 1
auto[3221225472:3355443199] auto[1] 7 1 T239 1 T290 1 T372 1
auto[3355443200:3489660927] auto[0] 89 1 T101 1 T47 1 T198 1
auto[3355443200:3489660927] auto[1] 10 1 T42 1 T134 1 T360 1
auto[3489660928:3623878655] auto[0] 106 1 T22 1 T41 1 T20 1
auto[3489660928:3623878655] auto[1] 10 1 T132 1 T141 1 T134 1
auto[3623878656:3758096383] auto[0] 98 1 T1 1 T197 1 T48 1
auto[3623878656:3758096383] auto[1] 12 1 T239 1 T134 1 T374 1
auto[3758096384:3892314111] auto[0] 90 1 T101 1 T6 3 T44 1
auto[3758096384:3892314111] auto[1] 13 1 T42 2 T239 1 T393 2
auto[3892314112:4026531839] auto[0] 90 1 T22 1 T48 1 T6 2
auto[3892314112:4026531839] auto[1] 8 1 T237 1 T388 1 T318 1
auto[4026531840:4160749567] auto[0] 97 1 T6 1 T133 1 T59 1
auto[4026531840:4160749567] auto[1] 14 1 T102 1 T42 1 T141 1
auto[4160749568:4294967295] auto[0] 99 1 T6 1 T39 2 T59 1
auto[4160749568:4294967295] auto[1] 5 1 T302 1 T334 1 T371 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%