dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 3026 1 T3 20 T4 4 T14 4
auto[1] 301 1 T69 4 T226 11 T227 13



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 102 1 T3 1 T16 1 T5 2
auto[134217728:268435455] 106 1 T3 1 T48 1 T132 1
auto[268435456:402653183] 113 1 T4 2 T5 1 T48 1
auto[402653184:536870911] 102 1 T3 1 T5 1 T24 1
auto[536870912:671088639] 102 1 T3 2 T25 1 T133 1
auto[671088640:805306367] 108 1 T3 1 T5 1 T47 2
auto[805306368:939524095] 119 1 T3 2 T47 2 T36 1
auto[939524096:1073741823] 107 1 T18 1 T5 1 T75 1
auto[1073741824:1207959551] 93 1 T16 1 T18 1 T75 1
auto[1207959552:1342177279] 108 1 T5 2 T24 1 T25 1
auto[1342177280:1476395007] 114 1 T3 2 T18 1 T76 1
auto[1476395008:1610612735] 114 1 T3 1 T5 1 T24 1
auto[1610612736:1744830463] 96 1 T5 1 T23 2 T76 1
auto[1744830464:1879048191] 98 1 T4 1 T14 1 T5 2
auto[1879048192:2013265919] 111 1 T3 1 T47 1 T207 1
auto[2013265920:2147483647] 97 1 T14 1 T5 2 T36 1
auto[2147483648:2281701375] 94 1 T5 3 T24 1 T53 1
auto[2281701376:2415919103] 90 1 T133 1 T35 1 T47 1
auto[2415919104:2550136831] 114 1 T3 1 T5 2 T76 1
auto[2550136832:2684354559] 125 1 T18 1 T5 1 T53 1
auto[2684354560:2818572287] 100 1 T14 1 T16 1 T75 1
auto[2818572288:2952790015] 92 1 T5 1 T196 2 T203 2
auto[2952790016:3087007743] 106 1 T3 1 T5 1 T25 1
auto[3087007744:3221225471] 100 1 T3 2 T14 1 T7 2
auto[3221225472:3355443199] 102 1 T3 1 T18 1 T48 3
auto[3355443200:3489660927] 107 1 T5 2 T35 1 T47 1
auto[3489660928:3623878655] 91 1 T16 1 T5 3 T24 1
auto[3623878656:3758096383] 96 1 T3 1 T5 3 T35 1
auto[3758096384:3892314111] 92 1 T33 1 T5 4 T75 1
auto[3892314112:4026531839] 104 1 T4 1 T47 3 T207 1
auto[4026531840:4160749567] 112 1 T3 1 T18 1 T33 1
auto[4160749568:4294967295] 112 1 T3 1 T15 1 T33 1



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 86 1 T3 1 T16 1 T5 2
auto[0:134217727] auto[1] 16 1 T227 1 T264 1 T340 1
auto[134217728:268435455] auto[0] 103 1 T3 1 T48 1 T132 1
auto[134217728:268435455] auto[1] 3 1 T226 1 T302 1 T383 1
auto[268435456:402653183] auto[0] 109 1 T4 2 T5 1 T48 1
auto[268435456:402653183] auto[1] 4 1 T227 3 T252 1 - -
auto[402653184:536870911] auto[0] 92 1 T3 1 T5 1 T24 1
auto[402653184:536870911] auto[1] 10 1 T319 1 T328 1 T228 1
auto[536870912:671088639] auto[0] 98 1 T3 2 T25 1 T133 1
auto[536870912:671088639] auto[1] 4 1 T281 1 T365 1 T185 1
auto[671088640:805306367] auto[0] 100 1 T3 1 T5 1 T47 2
auto[671088640:805306367] auto[1] 8 1 T227 1 T276 1 T262 1
auto[805306368:939524095] auto[0] 107 1 T3 2 T47 2 T36 1
auto[805306368:939524095] auto[1] 12 1 T226 1 T328 2 T228 1
auto[939524096:1073741823] auto[0] 93 1 T18 1 T5 1 T75 1
auto[939524096:1073741823] auto[1] 14 1 T69 1 T319 1 T234 1
auto[1073741824:1207959551] auto[0] 83 1 T16 1 T18 1 T75 1
auto[1073741824:1207959551] auto[1] 10 1 T227 2 T319 1 T252 2
auto[1207959552:1342177279] auto[0] 100 1 T5 2 T24 1 T25 1
auto[1207959552:1342177279] auto[1] 8 1 T138 1 T328 1 T276 1
auto[1342177280:1476395007] auto[0] 106 1 T3 2 T18 1 T76 1
auto[1342177280:1476395007] auto[1] 8 1 T227 1 T234 1 T138 1
auto[1476395008:1610612735] auto[0] 105 1 T3 1 T5 1 T24 1
auto[1476395008:1610612735] auto[1] 9 1 T69 1 T319 1 T276 1
auto[1610612736:1744830463] auto[0] 86 1 T5 1 T23 2 T76 1
auto[1610612736:1744830463] auto[1] 10 1 T227 1 T264 1 T302 1
auto[1744830464:1879048191] auto[0] 88 1 T4 1 T14 1 T5 2
auto[1744830464:1879048191] auto[1] 10 1 T227 2 T136 1 T252 1
auto[1879048192:2013265919] auto[0] 98 1 T3 1 T47 1 T207 1
auto[1879048192:2013265919] auto[1] 13 1 T319 1 T136 2 T340 1
auto[2013265920:2147483647] auto[0] 87 1 T14 1 T5 2 T36 1
auto[2013265920:2147483647] auto[1] 10 1 T69 1 T226 1 T228 1
auto[2147483648:2281701375] auto[0] 83 1 T5 3 T24 1 T53 1
auto[2147483648:2281701375] auto[1] 11 1 T319 1 T138 1 T276 1
auto[2281701376:2415919103] auto[0] 82 1 T133 1 T35 1 T47 1
auto[2281701376:2415919103] auto[1] 8 1 T136 1 T252 1 T327 1
auto[2415919104:2550136831] auto[0] 108 1 T3 1 T5 2 T76 1
auto[2415919104:2550136831] auto[1] 6 1 T226 1 T340 1 T296 1
auto[2550136832:2684354559] auto[0] 116 1 T18 1 T5 1 T53 1
auto[2550136832:2684354559] auto[1] 9 1 T226 1 T319 2 T281 1
auto[2684354560:2818572287] auto[0] 94 1 T14 1 T16 1 T75 1
auto[2684354560:2818572287] auto[1] 6 1 T234 1 T136 1 T328 1
auto[2818572288:2952790015] auto[0] 85 1 T5 1 T196 2 T203 2
auto[2818572288:2952790015] auto[1] 7 1 T319 1 T262 1 T232 1
auto[2952790016:3087007743] auto[0] 90 1 T3 1 T5 1 T25 1
auto[2952790016:3087007743] auto[1] 16 1 T227 1 T264 1 T262 1
auto[3087007744:3221225471] auto[0] 91 1 T3 2 T14 1 T7 2
auto[3087007744:3221225471] auto[1] 9 1 T226 1 T135 1 T262 1
auto[3221225472:3355443199] auto[0] 93 1 T3 1 T18 1 T48 3
auto[3221225472:3355443199] auto[1] 9 1 T340 2 T364 1 T281 1
auto[3355443200:3489660927] auto[0] 92 1 T5 2 T35 1 T47 1
auto[3355443200:3489660927] auto[1] 15 1 T226 1 T227 1 T138 1
auto[3489660928:3623878655] auto[0] 87 1 T16 1 T5 3 T24 1
auto[3489660928:3623878655] auto[1] 4 1 T228 1 T302 1 T245 1
auto[3623878656:3758096383] auto[0] 87 1 T3 1 T5 3 T35 1
auto[3623878656:3758096383] auto[1] 9 1 T69 1 T319 1 T302 1
auto[3758096384:3892314111] auto[0] 86 1 T33 1 T5 4 T75 1
auto[3758096384:3892314111] auto[1] 6 1 T328 1 T262 1 T381 1
auto[3892314112:4026531839] auto[0] 91 1 T4 1 T47 3 T207 1
auto[3892314112:4026531839] auto[1] 13 1 T226 1 T135 1 T136 1
auto[4026531840:4160749567] auto[0] 100 1 T3 1 T18 1 T33 1
auto[4026531840:4160749567] auto[1] 12 1 T135 1 T228 1 T365 2
auto[4160749568:4294967295] auto[0] 100 1 T3 1 T15 1 T33 1
auto[4160749568:4294967295] auto[1] 12 1 T226 3 T340 1 T228 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%