dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 2840 1 T1 5 T3 6 T14 4
auto[1] 237 1 T1 2 T18 4 T131 1



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 110 1 T18 1 T23 1 T224 2
auto[134217728:268435455] 95 1 T18 1 T223 1 T4 1
auto[268435456:402653183] 108 1 T34 1 T23 1 T131 1
auto[402653184:536870911] 97 1 T228 1 T222 1 T230 1
auto[536870912:671088639] 90 1 T18 1 T131 1 T222 1
auto[671088640:805306367] 105 1 T3 1 T4 1 T156 1
auto[805306368:939524095] 73 1 T1 1 T3 1 T43 1
auto[939524096:1073741823] 94 1 T48 1 T155 1 T113 1
auto[1073741824:1207959551] 80 1 T14 1 T27 1 T45 1
auto[1207959552:1342177279] 100 1 T16 1 T31 2 T154 3
auto[1342177280:1476395007] 106 1 T14 1 T27 1 T4 1
auto[1476395008:1610612735] 96 1 T26 1 T131 1 T222 1
auto[1610612736:1744830463] 104 1 T18 2 T23 1 T4 1
auto[1744830464:1879048191] 90 1 T125 1 T47 1 T154 1
auto[1879048192:2013265919] 106 1 T1 1 T255 1 T4 1
auto[2013265920:2147483647] 100 1 T1 2 T27 1 T222 1
auto[2147483648:2281701375] 85 1 T3 1 T123 1 T26 1
auto[2281701376:2415919103] 86 1 T14 1 T47 1 T221 1
auto[2415919104:2550136831] 98 1 T34 1 T228 1 T230 1
auto[2550136832:2684354559] 84 1 T16 1 T34 1 T4 1
auto[2684354560:2818572287] 93 1 T1 1 T4 4 T35 2
auto[2818572288:2952790015] 104 1 T18 1 T26 2 T228 1
auto[2952790016:3087007743] 102 1 T123 1 T26 1 T47 1
auto[3087007744:3221225471] 91 1 T16 2 T43 1 T26 1
auto[3221225472:3355443199] 105 1 T3 1 T14 1 T26 1
auto[3355443200:3489660927] 98 1 T27 1 T228 1 T223 1
auto[3489660928:3623878655] 88 1 T16 1 T18 1 T26 1
auto[3623878656:3758096383] 99 1 T3 1 T228 1 T4 2
auto[3758096384:3892314111] 107 1 T3 1 T228 1 T31 1
auto[3892314112:4026531839] 96 1 T224 1 T47 1 T44 1
auto[4026531840:4160749567] 103 1 T1 2 T18 1 T27 1
auto[4160749568:4294967295] 84 1 T23 1 T228 1 T4 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 100 1 T23 1 T224 2 T255 2
auto[0:134217727] auto[1] 10 1 T18 1 T295 1 T274 1
auto[134217728:268435455] auto[0] 88 1 T223 1 T4 1 T24 1
auto[134217728:268435455] auto[1] 7 1 T18 1 T155 1 T89 1
auto[268435456:402653183] auto[0] 104 1 T34 1 T23 1 T131 1
auto[268435456:402653183] auto[1] 4 1 T424 1 T418 1 T358 1
auto[402653184:536870911] auto[0] 91 1 T228 1 T222 1 T230 1
auto[402653184:536870911] auto[1] 6 1 T155 1 T89 1 T415 1
auto[536870912:671088639] auto[0] 83 1 T131 1 T222 1 T45 1
auto[536870912:671088639] auto[1] 7 1 T18 1 T89 1 T412 1
auto[671088640:805306367] auto[0] 94 1 T3 1 T4 1 T156 1
auto[671088640:805306367] auto[1] 11 1 T89 2 T292 1 T387 1
auto[805306368:939524095] auto[0] 69 1 T1 1 T3 1 T43 1
auto[805306368:939524095] auto[1] 4 1 T295 1 T321 1 T398 1
auto[939524096:1073741823] auto[0] 89 1 T48 1 T155 1 T113 1
auto[939524096:1073741823] auto[1] 5 1 T292 2 T414 1 T254 1
auto[1073741824:1207959551] auto[0] 75 1 T14 1 T27 1 T45 1
auto[1073741824:1207959551] auto[1] 5 1 T387 1 T274 1 T411 1
auto[1207959552:1342177279] auto[0] 95 1 T16 1 T31 2 T154 3
auto[1207959552:1342177279] auto[1] 5 1 T411 1 T254 1 T418 1
auto[1342177280:1476395007] auto[0] 96 1 T14 1 T27 1 T4 1
auto[1342177280:1476395007] auto[1] 10 1 T155 2 T156 1 T292 1
auto[1476395008:1610612735] auto[0] 91 1 T26 1 T222 1 T255 1
auto[1476395008:1610612735] auto[1] 5 1 T131 1 T276 1 T419 1
auto[1610612736:1744830463] auto[0] 95 1 T18 1 T23 1 T4 1
auto[1610612736:1744830463] auto[1] 9 1 T18 1 T84 1 T89 1
auto[1744830464:1879048191] auto[0] 77 1 T125 1 T47 1 T154 1
auto[1744830464:1879048191] auto[1] 13 1 T274 2 T276 1 T357 1
auto[1879048192:2013265919] auto[0] 98 1 T1 1 T255 1 T4 1
auto[1879048192:2013265919] auto[1] 8 1 T295 1 T321 1 T357 1
auto[2013265920:2147483647] auto[0] 94 1 T1 1 T27 1 T222 1
auto[2013265920:2147483647] auto[1] 6 1 T1 1 T311 1 T276 1
auto[2147483648:2281701375] auto[0] 79 1 T3 1 T123 1 T26 1
auto[2147483648:2281701375] auto[1] 6 1 T387 2 T414 1 T421 1
auto[2281701376:2415919103] auto[0] 81 1 T14 1 T47 1 T221 1
auto[2281701376:2415919103] auto[1] 5 1 T156 1 T89 1 T276 1
auto[2415919104:2550136831] auto[0] 93 1 T34 1 T228 1 T230 1
auto[2415919104:2550136831] auto[1] 5 1 T84 1 T419 1 T418 2
auto[2550136832:2684354559] auto[0] 74 1 T16 1 T34 1 T4 1
auto[2550136832:2684354559] auto[1] 10 1 T321 1 T397 1 T422 1
auto[2684354560:2818572287] auto[0] 83 1 T4 4 T35 2 T7 1
auto[2684354560:2818572287] auto[1] 10 1 T1 1 T156 1 T419 1
auto[2818572288:2952790015] auto[0] 89 1 T18 1 T26 2 T228 1
auto[2818572288:2952790015] auto[1] 15 1 T292 1 T295 1 T387 1
auto[2952790016:3087007743] auto[0] 92 1 T123 1 T26 1 T47 1
auto[2952790016:3087007743] auto[1] 10 1 T155 1 T84 1 T157 1
auto[3087007744:3221225471] auto[0] 83 1 T16 2 T43 1 T26 1
auto[3087007744:3221225471] auto[1] 8 1 T274 1 T424 1 T419 1
auto[3221225472:3355443199] auto[0] 102 1 T3 1 T14 1 T26 1
auto[3221225472:3355443199] auto[1] 3 1 T292 1 T410 1 T425 1
auto[3355443200:3489660927] auto[0] 92 1 T27 1 T228 1 T223 1
auto[3355443200:3489660927] auto[1] 6 1 T157 1 T311 1 T414 1
auto[3489660928:3623878655] auto[0] 86 1 T16 1 T18 1 T26 1
auto[3489660928:3623878655] auto[1] 2 1 T373 1 T431 1 - -
auto[3623878656:3758096383] auto[0] 91 1 T3 1 T228 1 T4 2
auto[3623878656:3758096383] auto[1] 8 1 T292 1 T295 1 T408 1
auto[3758096384:3892314111] auto[0] 96 1 T3 1 T228 1 T31 1
auto[3758096384:3892314111] auto[1] 11 1 T84 1 T292 2 T295 1
auto[3892314112:4026531839] auto[0] 84 1 T224 1 T47 1 T44 1
auto[3892314112:4026531839] auto[1] 12 1 T155 1 T89 1 T276 1
auto[4026531840:4160749567] auto[0] 97 1 T1 2 T18 1 T27 1
auto[4026531840:4160749567] auto[1] 6 1 T89 1 T157 1 T295 1
auto[4160749568:4294967295] auto[0] 79 1 T23 1 T228 1 T4 2
auto[4160749568:4294967295] auto[1] 5 1 T321 1 T311 1 T424 1

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%