dashboard | hierarchy | modlist | groups | tests | asserts

Summary for Variable regwen_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for regwen_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 4558 1 T1 6 T2 4 T15 14
auto[1] 2104 1 T2 2 T17 10 T38 4



Summary for Variable sw_input_cp

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 32 0 32 100.00


Automatically Generated Bins for sw_input_cp

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] 232 1 T16 2 T17 2 T44 2
auto[134217728:268435455] 194 1 T17 2 T4 4 T7 2
auto[268435456:402653183] 226 1 T45 4 T50 6 T32 2
auto[402653184:536870911] 236 1 T2 2 T15 2 T4 4
auto[536870912:671088639] 182 1 T4 2 T71 2 T50 4
auto[671088640:805306367] 200 1 T1 2 T17 2 T38 2
auto[805306368:939524095] 210 1 T47 2 T29 2 T4 4
auto[939524096:1073741823] 228 1 T4 8 T58 2 T46 2
auto[1073741824:1207959551] 240 1 T15 2 T29 2 T4 4
auto[1207959552:1342177279] 220 1 T15 2 T47 2 T4 2
auto[1342177280:1476395007] 212 1 T16 2 T38 4 T31 2
auto[1476395008:1610612735] 176 1 T4 2 T186 2 T45 2
auto[1610612736:1744830463] 200 1 T28 2 T47 2 T29 2
auto[1744830464:1879048191] 172 1 T17 2 T38 2 T4 6
auto[1879048192:2013265919] 216 1 T15 2 T4 2 T81 2
auto[2013265920:2147483647] 210 1 T28 2 T79 4 T80 4
auto[2147483648:2281701375] 224 1 T4 2 T81 2 T45 4
auto[2281701376:2415919103] 210 1 T1 2 T28 2 T4 2
auto[2415919104:2550136831] 220 1 T47 2 T29 4 T81 2
auto[2550136832:2684354559] 234 1 T28 4 T4 6 T7 2
auto[2684354560:2818572287] 186 1 T28 2 T4 2 T45 2
auto[2818572288:2952790015] 216 1 T15 2 T4 6 T44 2
auto[2952790016:3087007743] 216 1 T16 2 T55 2 T80 2
auto[3087007744:3221225471] 226 1 T15 2 T17 2 T29 2
auto[3221225472:3355443199] 212 1 T4 2 T71 2 T45 6
auto[3355443200:3489660927] 180 1 T29 2 T4 4 T216 2
auto[3489660928:3623878655] 196 1 T28 2 T4 6 T79 2
auto[3623878656:3758096383] 188 1 T2 4 T15 2 T38 2
auto[3758096384:3892314111] 204 1 T38 2 T4 6 T58 2
auto[3892314112:4026531839] 200 1 T16 2 T31 2 T29 2
auto[4026531840:4160749567] 182 1 T28 2 T4 6 T216 2
auto[4160749568:4294967295] 214 1 T1 2 T38 2 T4 2



Summary for Cross sw_input_x_regwen_cr

Samples crossed: sw_input_cp regwen_cp
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
Automatically Generated Cross Bins 64 0 64 100.00


Automatically Generated Cross Bins for sw_input_x_regwen_cr

Bins
sw_input_cpregwen_cpCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0:134217727] auto[0] 160 1 T16 2 T44 2 T45 2
auto[0:134217727] auto[1] 72 1 T17 2 T48 2 T70 2
auto[134217728:268435455] auto[0] 132 1 T4 4 T81 2 T255 2
auto[134217728:268435455] auto[1] 62 1 T17 2 T7 2 T50 2
auto[268435456:402653183] auto[0] 164 1 T45 2 T50 2 T70 2
auto[268435456:402653183] auto[1] 62 1 T45 2 T50 4 T32 2
auto[402653184:536870911] auto[0] 164 1 T2 2 T15 2 T4 2
auto[402653184:536870911] auto[1] 72 1 T4 2 T87 2 T6 2
auto[536870912:671088639] auto[0] 108 1 T4 2 T50 2 T255 2
auto[536870912:671088639] auto[1] 74 1 T71 2 T50 2 T60 2
auto[671088640:805306367] auto[0] 146 1 T1 2 T38 2 T4 4
auto[671088640:805306367] auto[1] 54 1 T17 2 T28 2 T4 2
auto[805306368:939524095] auto[0] 144 1 T4 4 T80 2 T45 2
auto[805306368:939524095] auto[1] 66 1 T47 2 T29 2 T379 2
auto[939524096:1073741823] auto[0] 144 1 T4 8 T303 4 T277 2
auto[939524096:1073741823] auto[1] 84 1 T58 2 T46 2 T129 2
auto[1073741824:1207959551] auto[0] 168 1 T15 2 T4 4 T81 2
auto[1073741824:1207959551] auto[1] 72 1 T29 2 T48 2 T54 2
auto[1207959552:1342177279] auto[0] 130 1 T15 2 T47 2 T4 2
auto[1207959552:1342177279] auto[1] 90 1 T79 2 T80 2 T50 2
auto[1342177280:1476395007] auto[0] 156 1 T16 2 T38 2 T31 2
auto[1342177280:1476395007] auto[1] 56 1 T38 2 T113 2 T192 2
auto[1476395008:1610612735] auto[0] 116 1 T4 2 T186 2 T217 2
auto[1476395008:1610612735] auto[1] 60 1 T45 2 T50 2 T217 2
auto[1610612736:1744830463] auto[0] 138 1 T28 2 T47 2 T50 4
auto[1610612736:1744830463] auto[1] 62 1 T29 2 T4 2 T50 2
auto[1744830464:1879048191] auto[0] 120 1 T38 2 T4 4 T81 2
auto[1744830464:1879048191] auto[1] 52 1 T17 2 T4 2 T44 2
auto[1879048192:2013265919] auto[0] 146 1 T15 2 T81 2 T108 2
auto[1879048192:2013265919] auto[1] 70 1 T4 2 T45 2 T61 2
auto[2013265920:2147483647] auto[0] 148 1 T28 2 T80 4 T186 2
auto[2013265920:2147483647] auto[1] 62 1 T79 4 T70 2 T90 2
auto[2147483648:2281701375] auto[0] 138 1 T81 2 T216 2 T69 2
auto[2147483648:2281701375] auto[1] 86 1 T4 2 T45 4 T108 2
auto[2281701376:2415919103] auto[0] 148 1 T1 2 T28 2 T4 2
auto[2281701376:2415919103] auto[1] 62 1 T24 2 T48 2 T50 2
auto[2415919104:2550136831] auto[0] 164 1 T29 2 T358 2 T255 2
auto[2415919104:2550136831] auto[1] 56 1 T47 2 T29 2 T81 2
auto[2550136832:2684354559] auto[0] 162 1 T28 4 T4 4 T7 2
auto[2550136832:2684354559] auto[1] 72 1 T4 2 T45 2 T50 2
auto[2684354560:2818572287] auto[0] 130 1 T28 2 T4 2 T230 2
auto[2684354560:2818572287] auto[1] 56 1 T45 2 T48 2 T50 2
auto[2818572288:2952790015] auto[0] 134 1 T15 2 T4 6 T44 2
auto[2818572288:2952790015] auto[1] 82 1 T45 4 T217 2 T5 2
auto[2952790016:3087007743] auto[0] 160 1 T16 2 T81 2 T50 4
auto[2952790016:3087007743] auto[1] 56 1 T55 2 T80 2 T45 2
auto[3087007744:3221225471] auto[0] 148 1 T15 2 T4 2 T79 2
auto[3087007744:3221225471] auto[1] 78 1 T17 2 T29 2 T58 2
auto[3221225472:3355443199] auto[0] 162 1 T4 2 T45 4 T70 2
auto[3221225472:3355443199] auto[1] 50 1 T71 2 T45 2 T70 2
auto[3355443200:3489660927] auto[0] 100 1 T69 2 T192 4 T64 4
auto[3355443200:3489660927] auto[1] 80 1 T29 2 T4 4 T216 2
auto[3489660928:3623878655] auto[0] 136 1 T28 2 T4 4 T79 2
auto[3489660928:3623878655] auto[1] 60 1 T4 2 T48 2 T65 2
auto[3623878656:3758096383] auto[0] 138 1 T2 2 T15 2 T38 2
auto[3623878656:3758096383] auto[1] 50 1 T2 2 T45 2 T399 2
auto[3758096384:3892314111] auto[0] 136 1 T4 4 T58 2 T50 2
auto[3758096384:3892314111] auto[1] 68 1 T38 2 T4 2 T81 2
auto[3892314112:4026531839] auto[0] 142 1 T16 2 T31 2 T4 2
auto[3892314112:4026531839] auto[1] 58 1 T29 2 T4 4 T108 2
auto[4026531840:4160749567] auto[0] 124 1 T216 2 T87 2 T6 2
auto[4026531840:4160749567] auto[1] 58 1 T28 2 T4 6 T132 2
auto[4160749568:4294967295] auto[0] 152 1 T1 2 T38 2 T4 2
auto[4160749568:4294967295] auto[1] 62 1 T353 2 T69 2 T64 2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%